|
@@ -27,6 +27,7 @@
|
|
|
#define FRQCR2 0xfcfe0014
|
|
|
#define STBCR3 0xfcfe0420
|
|
|
#define STBCR4 0xfcfe0424
|
|
|
+#define STBCR9 0xfcfe0438
|
|
|
|
|
|
#define PLL_RATE 30
|
|
|
|
|
@@ -144,10 +145,15 @@ struct clk div4_clks[DIV4_NR] = {
|
|
|
| CLK_ENABLE_ON_INIT),
|
|
|
};
|
|
|
|
|
|
-enum { MSTP47, MSTP46, MSTP45, MSTP44, MSTP43, MSTP42, MSTP41, MSTP40,
|
|
|
+enum { MSTP97, MSTP96, MSTP95, MSTP94,
|
|
|
+ MSTP47, MSTP46, MSTP45, MSTP44, MSTP43, MSTP42, MSTP41, MSTP40,
|
|
|
MSTP33, MSTP_NR };
|
|
|
|
|
|
static struct clk mstp_clks[MSTP_NR] = {
|
|
|
+ [MSTP97] = SH_CLK_MSTP8(&peripheral0_clk, STBCR9, 7, 0), /* RIIC0 */
|
|
|
+ [MSTP96] = SH_CLK_MSTP8(&peripheral0_clk, STBCR9, 6, 0), /* RIIC1 */
|
|
|
+ [MSTP95] = SH_CLK_MSTP8(&peripheral0_clk, STBCR9, 5, 0), /* RIIC2 */
|
|
|
+ [MSTP94] = SH_CLK_MSTP8(&peripheral0_clk, STBCR9, 4, 0), /* RIIC3 */
|
|
|
[MSTP47] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 7, 0), /* SCIF0 */
|
|
|
[MSTP46] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 6, 0), /* SCIF1 */
|
|
|
[MSTP45] = SH_CLK_MSTP8(&peripheral1_clk, STBCR4, 5, 0), /* SCIF2 */
|