|
@@ -325,6 +325,7 @@ static struct clk_regmap axg_fclk_div2 = {
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
.parent_names = (const char *[]){ "fclk_div2_div" },
|
|
|
.num_parents = 1,
|
|
|
+ .flags = CLK_IS_CRITICAL,
|
|
|
},
|
|
|
};
|
|
|
|
|
@@ -349,6 +350,18 @@ static struct clk_regmap axg_fclk_div3 = {
|
|
|
.ops = &clk_regmap_gate_ops,
|
|
|
.parent_names = (const char *[]){ "fclk_div3_div" },
|
|
|
.num_parents = 1,
|
|
|
+ /*
|
|
|
+ * FIXME:
|
|
|
+ * This clock, as fdiv2, is used by the SCPI FW and is required
|
|
|
+ * by the platform to operate correctly.
|
|
|
+ * Until the following condition are met, we need this clock to
|
|
|
+ * be marked as critical:
|
|
|
+ * a) The SCPI generic driver claims and enable all the clocks
|
|
|
+ * it needs
|
|
|
+ * b) CCF has a clock hand-off mechanism to make the sure the
|
|
|
+ * clock stays on until the proper driver comes along
|
|
|
+ */
|
|
|
+ .flags = CLK_IS_CRITICAL,
|
|
|
},
|
|
|
};
|
|
|
|