|
@@ -35,6 +35,18 @@
|
|
|
#define ICC_IGRPEN1 __ACCESS_CP15(c12, 0, c12, 7)
|
|
|
#define ICC_BPR1 __ACCESS_CP15(c12, 0, c12, 3)
|
|
|
|
|
|
+#define __ICC_AP0Rx(x) __ACCESS_CP15(c12, 0, c8, 4 | x)
|
|
|
+#define ICC_AP0R0 __ICC_AP0Rx(0)
|
|
|
+#define ICC_AP0R1 __ICC_AP0Rx(1)
|
|
|
+#define ICC_AP0R2 __ICC_AP0Rx(2)
|
|
|
+#define ICC_AP0R3 __ICC_AP0Rx(3)
|
|
|
+
|
|
|
+#define __ICC_AP1Rx(x) __ACCESS_CP15(c12, 0, c9, x)
|
|
|
+#define ICC_AP1R0 __ICC_AP1Rx(0)
|
|
|
+#define ICC_AP1R1 __ICC_AP1Rx(1)
|
|
|
+#define ICC_AP1R2 __ICC_AP1Rx(2)
|
|
|
+#define ICC_AP1R3 __ICC_AP1Rx(3)
|
|
|
+
|
|
|
#define ICC_HSRE __ACCESS_CP15(c12, 4, c9, 5)
|
|
|
|
|
|
#define ICH_VSEIR __ACCESS_CP15(c12, 4, c9, 4)
|
|
@@ -86,17 +98,17 @@
|
|
|
#define ICH_LRC14 __LRC8(6)
|
|
|
#define ICH_LRC15 __LRC8(7)
|
|
|
|
|
|
-#define __AP0Rx(x) __ACCESS_CP15(c12, 4, c8, x)
|
|
|
-#define ICH_AP0R0 __AP0Rx(0)
|
|
|
-#define ICH_AP0R1 __AP0Rx(1)
|
|
|
-#define ICH_AP0R2 __AP0Rx(2)
|
|
|
-#define ICH_AP0R3 __AP0Rx(3)
|
|
|
+#define __ICH_AP0Rx(x) __ACCESS_CP15(c12, 4, c8, x)
|
|
|
+#define ICH_AP0R0 __ICH_AP0Rx(0)
|
|
|
+#define ICH_AP0R1 __ICH_AP0Rx(1)
|
|
|
+#define ICH_AP0R2 __ICH_AP0Rx(2)
|
|
|
+#define ICH_AP0R3 __ICH_AP0Rx(3)
|
|
|
|
|
|
-#define __AP1Rx(x) __ACCESS_CP15(c12, 4, c9, x)
|
|
|
-#define ICH_AP1R0 __AP1Rx(0)
|
|
|
-#define ICH_AP1R1 __AP1Rx(1)
|
|
|
-#define ICH_AP1R2 __AP1Rx(2)
|
|
|
-#define ICH_AP1R3 __AP1Rx(3)
|
|
|
+#define __ICH_AP1Rx(x) __ACCESS_CP15(c12, 4, c9, x)
|
|
|
+#define ICH_AP1R0 __ICH_AP1Rx(0)
|
|
|
+#define ICH_AP1R1 __ICH_AP1Rx(1)
|
|
|
+#define ICH_AP1R2 __ICH_AP1Rx(2)
|
|
|
+#define ICH_AP1R3 __ICH_AP1Rx(3)
|
|
|
|
|
|
/* A32-to-A64 mappings used by VGIC save/restore */
|
|
|
|
|
@@ -125,6 +137,15 @@ static inline u64 read_ ## a64(void) \
|
|
|
return val; \
|
|
|
}
|
|
|
|
|
|
+CPUIF_MAP(ICC_AP0R0, ICC_AP0R0_EL1)
|
|
|
+CPUIF_MAP(ICC_AP0R1, ICC_AP0R1_EL1)
|
|
|
+CPUIF_MAP(ICC_AP0R2, ICC_AP0R2_EL1)
|
|
|
+CPUIF_MAP(ICC_AP0R3, ICC_AP0R3_EL1)
|
|
|
+CPUIF_MAP(ICC_AP1R0, ICC_AP1R0_EL1)
|
|
|
+CPUIF_MAP(ICC_AP1R1, ICC_AP1R1_EL1)
|
|
|
+CPUIF_MAP(ICC_AP1R2, ICC_AP1R2_EL1)
|
|
|
+CPUIF_MAP(ICC_AP1R3, ICC_AP1R3_EL1)
|
|
|
+
|
|
|
CPUIF_MAP(ICH_HCR, ICH_HCR_EL2)
|
|
|
CPUIF_MAP(ICH_VTR, ICH_VTR_EL2)
|
|
|
CPUIF_MAP(ICH_MISR, ICH_MISR_EL2)
|