|
@@ -9,65 +9,23 @@
|
|
* option) any later version.
|
|
* option) any later version.
|
|
*/
|
|
*/
|
|
|
|
|
|
-/dts-v1/;
|
|
|
|
|
|
+/include/ "mpc8641si-pre.dtsi"
|
|
|
|
|
|
/ {
|
|
/ {
|
|
model = "MPC8641HPCN";
|
|
model = "MPC8641HPCN";
|
|
compatible = "fsl,mpc8641hpcn";
|
|
compatible = "fsl,mpc8641hpcn";
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
|
|
|
|
aliases {
|
|
aliases {
|
|
- ethernet0 = &enet0;
|
|
|
|
- ethernet1 = &enet1;
|
|
|
|
- ethernet2 = &enet2;
|
|
|
|
- ethernet3 = &enet3;
|
|
|
|
- serial0 = &serial0;
|
|
|
|
- serial1 = &serial1;
|
|
|
|
- pci0 = &pci0;
|
|
|
|
pci1 = &pci1;
|
|
pci1 = &pci1;
|
|
};
|
|
};
|
|
|
|
|
|
- cpus {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
-
|
|
|
|
- PowerPC,8641@0 {
|
|
|
|
- device_type = "cpu";
|
|
|
|
- reg = <0>;
|
|
|
|
- d-cache-line-size = <32>;
|
|
|
|
- i-cache-line-size = <32>;
|
|
|
|
- d-cache-size = <32768>; // L1
|
|
|
|
- i-cache-size = <32768>; // L1
|
|
|
|
- timebase-frequency = <0>; // From uboot
|
|
|
|
- bus-frequency = <0>; // From uboot
|
|
|
|
- clock-frequency = <0>; // From uboot
|
|
|
|
- };
|
|
|
|
- PowerPC,8641@1 {
|
|
|
|
- device_type = "cpu";
|
|
|
|
- reg = <1>;
|
|
|
|
- d-cache-line-size = <32>;
|
|
|
|
- i-cache-line-size = <32>;
|
|
|
|
- d-cache-size = <32768>;
|
|
|
|
- i-cache-size = <32768>;
|
|
|
|
- timebase-frequency = <0>; // From uboot
|
|
|
|
- bus-frequency = <0>; // From uboot
|
|
|
|
- clock-frequency = <0>; // From uboot
|
|
|
|
- };
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
memory {
|
|
memory {
|
|
device_type = "memory";
|
|
device_type = "memory";
|
|
reg = <0x00000000 0x40000000>; // 1G at 0x0
|
|
reg = <0x00000000 0x40000000>; // 1G at 0x0
|
|
};
|
|
};
|
|
|
|
|
|
- localbus@ffe05000 {
|
|
|
|
- #address-cells = <2>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- compatible = "fsl,mpc8641-localbus", "simple-bus";
|
|
|
|
|
|
+ lbc: localbus@ffe05000 {
|
|
reg = <0xffe05000 0x1000>;
|
|
reg = <0xffe05000 0x1000>;
|
|
- interrupts = <19 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
|
|
|
|
ranges = <0 0 0xef800000 0x00800000
|
|
ranges = <0 0 0xef800000 0x00800000
|
|
2 0 0xffdf8000 0x00008000
|
|
2 0 0xffdf8000 0x00008000
|
|
@@ -101,253 +59,75 @@
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
|
|
- soc8641@ffe00000 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- device_type = "soc";
|
|
|
|
- compatible = "simple-bus";
|
|
|
|
|
|
+ soc: soc8641@ffe00000 {
|
|
ranges = <0x00000000 0xffe00000 0x00100000>;
|
|
ranges = <0x00000000 0xffe00000 0x00100000>;
|
|
- bus-frequency = <0>;
|
|
|
|
-
|
|
|
|
- mcm-law@0 {
|
|
|
|
- compatible = "fsl,mcm-law";
|
|
|
|
- reg = <0x0 0x1000>;
|
|
|
|
- fsl,num-laws = <10>;
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
- mcm@1000 {
|
|
|
|
- compatible = "fsl,mpc8641-mcm", "fsl,mcm";
|
|
|
|
- reg = <0x1000 0x1000>;
|
|
|
|
- interrupts = <17 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- };
|
|
|
|
|
|
|
|
- i2c@3000 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
- cell-index = <0>;
|
|
|
|
- compatible = "fsl-i2c";
|
|
|
|
- reg = <0x3000 0x100>;
|
|
|
|
- interrupts = <43 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- dfsrr;
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
- i2c@3100 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
- cell-index = <1>;
|
|
|
|
- compatible = "fsl-i2c";
|
|
|
|
- reg = <0x3100 0x100>;
|
|
|
|
- interrupts = <43 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- dfsrr;
|
|
|
|
|
|
+ enet0: ethernet@24000 {
|
|
|
|
+ tbi-handle = <&tbi0>;
|
|
|
|
+ phy-handle = <&phy0>;
|
|
|
|
+ phy-connection-type = "rgmii-id";
|
|
};
|
|
};
|
|
|
|
|
|
- dma@21300 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- compatible = "fsl,mpc8641-dma", "fsl,eloplus-dma";
|
|
|
|
- reg = <0x21300 0x4>;
|
|
|
|
- ranges = <0x0 0x21100 0x200>;
|
|
|
|
- cell-index = <0>;
|
|
|
|
- dma-channel@0 {
|
|
|
|
- compatible = "fsl,mpc8641-dma-channel",
|
|
|
|
- "fsl,eloplus-dma-channel";
|
|
|
|
- reg = <0x0 0x80>;
|
|
|
|
- cell-index = <0>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <20 2>;
|
|
|
|
|
|
+ mdio@24520 {
|
|
|
|
+ phy0: ethernet-phy@0 {
|
|
|
|
+ interrupts = <10 1 0 0>;
|
|
|
|
+ reg = <0>;
|
|
};
|
|
};
|
|
- dma-channel@80 {
|
|
|
|
- compatible = "fsl,mpc8641-dma-channel",
|
|
|
|
- "fsl,eloplus-dma-channel";
|
|
|
|
- reg = <0x80 0x80>;
|
|
|
|
- cell-index = <1>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <21 2>;
|
|
|
|
|
|
+ phy1: ethernet-phy@1 {
|
|
|
|
+ interrupts = <10 1 0 0>;
|
|
|
|
+ reg = <1>;
|
|
};
|
|
};
|
|
- dma-channel@100 {
|
|
|
|
- compatible = "fsl,mpc8641-dma-channel",
|
|
|
|
- "fsl,eloplus-dma-channel";
|
|
|
|
- reg = <0x100 0x80>;
|
|
|
|
- cell-index = <2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <22 2>;
|
|
|
|
|
|
+ phy2: ethernet-phy@2 {
|
|
|
|
+ interrupts = <10 1 0 0>;
|
|
|
|
+ reg = <2>;
|
|
};
|
|
};
|
|
- dma-channel@180 {
|
|
|
|
- compatible = "fsl,mpc8641-dma-channel",
|
|
|
|
- "fsl,eloplus-dma-channel";
|
|
|
|
- reg = <0x180 0x80>;
|
|
|
|
- cell-index = <3>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <23 2>;
|
|
|
|
|
|
+ phy3: ethernet-phy@3 {
|
|
|
|
+ interrupts = <10 1 0 0>;
|
|
|
|
+ reg = <3>;
|
|
};
|
|
};
|
|
- };
|
|
|
|
-
|
|
|
|
- enet0: ethernet@24000 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- cell-index = <0>;
|
|
|
|
- device_type = "network";
|
|
|
|
- model = "TSEC";
|
|
|
|
- compatible = "gianfar";
|
|
|
|
- reg = <0x24000 0x1000>;
|
|
|
|
- ranges = <0x0 0x24000 0x1000>;
|
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
|
- interrupts = <29 2 30 2 34 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- tbi-handle = <&tbi0>;
|
|
|
|
- phy-handle = <&phy0>;
|
|
|
|
- phy-connection-type = "rgmii-id";
|
|
|
|
-
|
|
|
|
- mdio@520 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
- compatible = "fsl,gianfar-mdio";
|
|
|
|
- reg = <0x520 0x20>;
|
|
|
|
-
|
|
|
|
- phy0: ethernet-phy@0 {
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <10 1>;
|
|
|
|
- reg = <0>;
|
|
|
|
- };
|
|
|
|
- phy1: ethernet-phy@1 {
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <10 1>;
|
|
|
|
- reg = <1>;
|
|
|
|
- };
|
|
|
|
- phy2: ethernet-phy@2 {
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <10 1>;
|
|
|
|
- reg = <2>;
|
|
|
|
- };
|
|
|
|
- phy3: ethernet-phy@3 {
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <10 1>;
|
|
|
|
- reg = <3>;
|
|
|
|
- };
|
|
|
|
- tbi0: tbi-phy@11 {
|
|
|
|
- reg = <0x11>;
|
|
|
|
- device_type = "tbi-phy";
|
|
|
|
- };
|
|
|
|
|
|
+ tbi0: tbi-phy@11 {
|
|
|
|
+ reg = <0x11>;
|
|
|
|
+ device_type = "tbi-phy";
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
|
|
enet1: ethernet@25000 {
|
|
enet1: ethernet@25000 {
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- cell-index = <1>;
|
|
|
|
- device_type = "network";
|
|
|
|
- model = "TSEC";
|
|
|
|
- compatible = "gianfar";
|
|
|
|
- reg = <0x25000 0x1000>;
|
|
|
|
- ranges = <0x0 0x25000 0x1000>;
|
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
|
- interrupts = <35 2 36 2 40 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
tbi-handle = <&tbi1>;
|
|
tbi-handle = <&tbi1>;
|
|
phy-handle = <&phy1>;
|
|
phy-handle = <&phy1>;
|
|
phy-connection-type = "rgmii-id";
|
|
phy-connection-type = "rgmii-id";
|
|
|
|
+ };
|
|
|
|
|
|
- mdio@520 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
- compatible = "fsl,gianfar-tbi";
|
|
|
|
- reg = <0x520 0x20>;
|
|
|
|
-
|
|
|
|
- tbi1: tbi-phy@11 {
|
|
|
|
- reg = <0x11>;
|
|
|
|
- device_type = "tbi-phy";
|
|
|
|
- };
|
|
|
|
|
|
+ mdio@25520 {
|
|
|
|
+ tbi1: tbi-phy@11 {
|
|
|
|
+ reg = <0x11>;
|
|
|
|
+ device_type = "tbi-phy";
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
|
|
enet2: ethernet@26000 {
|
|
enet2: ethernet@26000 {
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- cell-index = <2>;
|
|
|
|
- device_type = "network";
|
|
|
|
- model = "TSEC";
|
|
|
|
- compatible = "gianfar";
|
|
|
|
- reg = <0x26000 0x1000>;
|
|
|
|
- ranges = <0x0 0x26000 0x1000>;
|
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
|
- interrupts = <31 2 32 2 33 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
tbi-handle = <&tbi2>;
|
|
tbi-handle = <&tbi2>;
|
|
phy-handle = <&phy2>;
|
|
phy-handle = <&phy2>;
|
|
phy-connection-type = "rgmii-id";
|
|
phy-connection-type = "rgmii-id";
|
|
|
|
+ };
|
|
|
|
|
|
- mdio@520 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
- compatible = "fsl,gianfar-tbi";
|
|
|
|
- reg = <0x520 0x20>;
|
|
|
|
-
|
|
|
|
- tbi2: tbi-phy@11 {
|
|
|
|
- reg = <0x11>;
|
|
|
|
- device_type = "tbi-phy";
|
|
|
|
- };
|
|
|
|
|
|
+ mdio@26520 {
|
|
|
|
+ tbi2: tbi-phy@11 {
|
|
|
|
+ reg = <0x11>;
|
|
|
|
+ device_type = "tbi-phy";
|
|
};
|
|
};
|
|
};
|
|
};
|
|
|
|
|
|
enet3: ethernet@27000 {
|
|
enet3: ethernet@27000 {
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <1>;
|
|
|
|
- cell-index = <3>;
|
|
|
|
- device_type = "network";
|
|
|
|
- model = "TSEC";
|
|
|
|
- compatible = "gianfar";
|
|
|
|
- reg = <0x27000 0x1000>;
|
|
|
|
- ranges = <0x0 0x27000 0x1000>;
|
|
|
|
- local-mac-address = [ 00 00 00 00 00 00 ];
|
|
|
|
- interrupts = <37 2 38 2 39 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
tbi-handle = <&tbi3>;
|
|
tbi-handle = <&tbi3>;
|
|
phy-handle = <&phy3>;
|
|
phy-handle = <&phy3>;
|
|
phy-connection-type = "rgmii-id";
|
|
phy-connection-type = "rgmii-id";
|
|
-
|
|
|
|
- mdio@520 {
|
|
|
|
- #address-cells = <1>;
|
|
|
|
- #size-cells = <0>;
|
|
|
|
- compatible = "fsl,gianfar-tbi";
|
|
|
|
- reg = <0x520 0x20>;
|
|
|
|
-
|
|
|
|
- tbi3: tbi-phy@11 {
|
|
|
|
- reg = <0x11>;
|
|
|
|
- device_type = "tbi-phy";
|
|
|
|
- };
|
|
|
|
- };
|
|
|
|
};
|
|
};
|
|
|
|
|
|
- serial0: serial@4500 {
|
|
|
|
- cell-index = <0>;
|
|
|
|
- device_type = "serial";
|
|
|
|
- compatible = "fsl,ns16550", "ns16550";
|
|
|
|
- reg = <0x4500 0x100>;
|
|
|
|
- clock-frequency = <0>;
|
|
|
|
- interrupts = <42 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
- serial1: serial@4600 {
|
|
|
|
- cell-index = <1>;
|
|
|
|
- device_type = "serial";
|
|
|
|
- compatible = "fsl,ns16550", "ns16550";
|
|
|
|
- reg = <0x4600 0x100>;
|
|
|
|
- clock-frequency = <0>;
|
|
|
|
- interrupts = <28 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
- mpic: pic@40000 {
|
|
|
|
- interrupt-controller;
|
|
|
|
- #address-cells = <0>;
|
|
|
|
- #interrupt-cells = <2>;
|
|
|
|
- reg = <0x40000 0x40000>;
|
|
|
|
- compatible = "chrp,open-pic";
|
|
|
|
- device_type = "open-pic";
|
|
|
|
|
|
+ mdio@27520 {
|
|
|
|
+ tbi3: tbi-phy@11 {
|
|
|
|
+ reg = <0x11>;
|
|
|
|
+ device_type = "tbi-phy";
|
|
|
|
+ };
|
|
};
|
|
};
|
|
|
|
|
|
rmu: rmu@d3000 {
|
|
rmu: rmu@d3000 {
|
|
@@ -361,50 +141,35 @@
|
|
compatible = "fsl,srio-msg-unit";
|
|
compatible = "fsl,srio-msg-unit";
|
|
reg = <0x0 0x100>;
|
|
reg = <0x0 0x100>;
|
|
interrupts = <
|
|
interrupts = <
|
|
- 53 2 /* msg1_tx_irq */
|
|
|
|
- 54 2>;/* msg1_rx_irq */
|
|
|
|
|
|
+ 53 2 0 0 /* msg1_tx_irq */
|
|
|
|
+ 54 2 0 0>;/* msg1_rx_irq */
|
|
};
|
|
};
|
|
message-unit@100 {
|
|
message-unit@100 {
|
|
compatible = "fsl,srio-msg-unit";
|
|
compatible = "fsl,srio-msg-unit";
|
|
reg = <0x100 0x100>;
|
|
reg = <0x100 0x100>;
|
|
interrupts = <
|
|
interrupts = <
|
|
- 55 2 /* msg2_tx_irq */
|
|
|
|
- 56 2>;/* msg2_rx_irq */
|
|
|
|
|
|
+ 55 2 0 0 /* msg2_tx_irq */
|
|
|
|
+ 56 2 0 0>;/* msg2_rx_irq */
|
|
};
|
|
};
|
|
doorbell-unit@400 {
|
|
doorbell-unit@400 {
|
|
compatible = "fsl,srio-dbell-unit";
|
|
compatible = "fsl,srio-dbell-unit";
|
|
reg = <0x400 0x80>;
|
|
reg = <0x400 0x80>;
|
|
interrupts = <
|
|
interrupts = <
|
|
- 49 2 /* bell_outb_irq */
|
|
|
|
- 50 2>;/* bell_inb_irq */
|
|
|
|
|
|
+ 49 2 0 0 /* bell_outb_irq */
|
|
|
|
+ 50 2 0 0>;/* bell_inb_irq */
|
|
};
|
|
};
|
|
port-write-unit@4e0 {
|
|
port-write-unit@4e0 {
|
|
compatible = "fsl,srio-port-write-unit";
|
|
compatible = "fsl,srio-port-write-unit";
|
|
reg = <0x4e0 0x20>;
|
|
reg = <0x4e0 0x20>;
|
|
- interrupts = <48 2>;
|
|
|
|
|
|
+ interrupts = <48 2 0 0>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
-
|
|
|
|
- global-utilities@e0000 {
|
|
|
|
- compatible = "fsl,mpc8641-guts";
|
|
|
|
- reg = <0xe0000 0x1000>;
|
|
|
|
- fsl,has-rstcr;
|
|
|
|
- };
|
|
|
|
};
|
|
};
|
|
|
|
|
|
pci0: pcie@ffe08000 {
|
|
pci0: pcie@ffe08000 {
|
|
- compatible = "fsl,mpc8641-pcie";
|
|
|
|
- device_type = "pci";
|
|
|
|
- #interrupt-cells = <1>;
|
|
|
|
- #size-cells = <2>;
|
|
|
|
- #address-cells = <3>;
|
|
|
|
reg = <0xffe08000 0x1000>;
|
|
reg = <0xffe08000 0x1000>;
|
|
- bus-range = <0x0 0xff>;
|
|
|
|
ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000
|
|
ranges = <0x02000000 0x0 0x80000000 0x80000000 0x0 0x20000000
|
|
0x01000000 0x0 0x00000000 0xffc00000 0x0 0x00010000>;
|
|
0x01000000 0x0 0x00000000 0xffc00000 0x0 0x00010000>;
|
|
- clock-frequency = <33333333>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <24 2>;
|
|
|
|
interrupt-map-mask = <0xff00 0 0 7>;
|
|
interrupt-map-mask = <0xff00 0 0 7>;
|
|
interrupt-map = <
|
|
interrupt-map = <
|
|
/* IDSEL 0x11 func 0 - PCI slot 1 */
|
|
/* IDSEL 0x11 func 0 - PCI slot 1 */
|
|
@@ -522,10 +287,6 @@
|
|
>;
|
|
>;
|
|
|
|
|
|
pcie@0 {
|
|
pcie@0 {
|
|
- reg = <0 0 0 0 0>;
|
|
|
|
- #size-cells = <2>;
|
|
|
|
- #address-cells = <3>;
|
|
|
|
- device_type = "pci";
|
|
|
|
ranges = <0x02000000 0x0 0x80000000
|
|
ranges = <0x02000000 0x0 0x80000000
|
|
0x02000000 0x0 0x80000000
|
|
0x02000000 0x0 0x80000000
|
|
0x0 0x20000000
|
|
0x0 0x20000000
|
|
@@ -545,7 +306,6 @@
|
|
0x0 0x00010000>;
|
|
0x0 0x00010000>;
|
|
isa@1e {
|
|
isa@1e {
|
|
device_type = "isa";
|
|
device_type = "isa";
|
|
- #interrupt-cells = <2>;
|
|
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
#address-cells = <2>;
|
|
#address-cells = <2>;
|
|
reg = <0xf000 0 0 0 0>;
|
|
reg = <0xf000 0 0 0 0>;
|
|
@@ -562,8 +322,7 @@
|
|
#address-cells = <0>;
|
|
#address-cells = <0>;
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
compatible = "chrp,iic";
|
|
compatible = "chrp,iic";
|
|
- interrupts = <9 2>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
|
|
+ interrupts = <9 2 0 0>;
|
|
};
|
|
};
|
|
|
|
|
|
i8042@60 {
|
|
i8042@60 {
|
|
@@ -571,8 +330,7 @@
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
reg = <1 0x60 1 1 0x64 1>;
|
|
reg = <1 0x60 1 1 0x64 1>;
|
|
interrupts = <1 3 12 3>;
|
|
interrupts = <1 3 12 3>;
|
|
- interrupt-parent =
|
|
|
|
- <&i8259>;
|
|
|
|
|
|
+ interrupt-parent = <&i8259>;
|
|
|
|
|
|
keyboard@0 {
|
|
keyboard@0 {
|
|
reg = <0>;
|
|
reg = <0>;
|
|
@@ -603,16 +361,14 @@
|
|
pci1: pcie@ffe09000 {
|
|
pci1: pcie@ffe09000 {
|
|
compatible = "fsl,mpc8641-pcie";
|
|
compatible = "fsl,mpc8641-pcie";
|
|
device_type = "pci";
|
|
device_type = "pci";
|
|
- #interrupt-cells = <1>;
|
|
|
|
#size-cells = <2>;
|
|
#size-cells = <2>;
|
|
#address-cells = <3>;
|
|
#address-cells = <3>;
|
|
reg = <0xffe09000 0x1000>;
|
|
reg = <0xffe09000 0x1000>;
|
|
bus-range = <0 0xff>;
|
|
bus-range = <0 0xff>;
|
|
ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
|
|
ranges = <0x02000000 0x0 0xa0000000 0xa0000000 0x0 0x20000000
|
|
0x01000000 0x0 0x00000000 0xffc10000 0x0 0x00010000>;
|
|
0x01000000 0x0 0x00000000 0xffc10000 0x0 0x00010000>;
|
|
- clock-frequency = <33333333>;
|
|
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <25 2>;
|
|
|
|
|
|
+ clock-frequency = <100000000>;
|
|
|
|
+ interrupts = <25 2 0 0>;
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
|
interrupt-map-mask = <0xf800 0 0 7>;
|
|
interrupt-map = <
|
|
interrupt-map = <
|
|
/* IDSEL 0x0 */
|
|
/* IDSEL 0x0 */
|
|
@@ -644,8 +400,7 @@
|
|
rapidio@ffec0000 {
|
|
rapidio@ffec0000 {
|
|
reg = <0xffec0000 0x11000>;
|
|
reg = <0xffec0000 0x11000>;
|
|
compatible = "fsl,srio";
|
|
compatible = "fsl,srio";
|
|
- interrupt-parent = <&mpic>;
|
|
|
|
- interrupts = <48 2>;
|
|
|
|
|
|
+ interrupts = <48 2 0 0>;
|
|
#address-cells = <2>;
|
|
#address-cells = <2>;
|
|
#size-cells = <2>;
|
|
#size-cells = <2>;
|
|
fsl,srio-rmu-handle = <&rmu>;
|
|
fsl,srio-rmu-handle = <&rmu>;
|
|
@@ -661,3 +416,5 @@
|
|
*/
|
|
*/
|
|
|
|
|
|
};
|
|
};
|
|
|
|
+
|
|
|
|
+/include/ "mpc8641si-post.dtsi"
|