|
@@ -44,8 +44,6 @@
|
|
|
SRI(DC_HPD_CONTROL, HPD, id)
|
|
|
|
|
|
#define LE_COMMON_REG_LIST_BASE(id) \
|
|
|
- SR(LVTMA_PWRSEQ_CNTL), \
|
|
|
- SR(LVTMA_PWRSEQ_STATE), \
|
|
|
SR(DMCU_RAM_ACCESS_CTRL), \
|
|
|
SR(DMCU_IRAM_RD_CTRL), \
|
|
|
SR(DMCU_IRAM_RD_DATA), \
|
|
@@ -71,6 +69,10 @@
|
|
|
SRI(DP_DPHY_FAST_TRAINING, DP, id), \
|
|
|
SRI(DP_SEC_CNTL1, DP, id)
|
|
|
|
|
|
+#define LE_EDP_REG_LIST(id)\
|
|
|
+ SR(LVTMA_PWRSEQ_CNTL), \
|
|
|
+ SR(LVTMA_PWRSEQ_STATE)
|
|
|
+
|
|
|
#define LE_COMMON_REG_LIST(id)\
|
|
|
LE_COMMON_REG_LIST_BASE(id), \
|
|
|
SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
@@ -79,33 +81,38 @@
|
|
|
|
|
|
#define LE_DCE80_REG_LIST(id)\
|
|
|
SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
- LE_COMMON_REG_LIST_BASE(id)
|
|
|
+ LE_COMMON_REG_LIST_BASE(id), \
|
|
|
+ LE_EDP_REG_LIST(id)
|
|
|
|
|
|
#define LE_DCE100_REG_LIST(id)\
|
|
|
LE_COMMON_REG_LIST_BASE(id), \
|
|
|
SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
- SR(DCI_MEM_PWR_STATUS)
|
|
|
+ SR(DCI_MEM_PWR_STATUS), \
|
|
|
+ LE_EDP_REG_LIST(id)
|
|
|
|
|
|
#define LE_DCE110_REG_LIST(id)\
|
|
|
LE_COMMON_REG_LIST_BASE(id), \
|
|
|
SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
SRI(DP_DPHY_HBR2_PATTERN_CONTROL, DP, id), \
|
|
|
- SR(DCI_MEM_PWR_STATUS)
|
|
|
+ SR(DCI_MEM_PWR_STATUS), \
|
|
|
+ LE_EDP_REG_LIST(id)
|
|
|
|
|
|
#define LE_DCE120_REG_LIST(id)\
|
|
|
LE_COMMON_REG_LIST_BASE(id), \
|
|
|
SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
SRI(DP_DPHY_HBR2_PATTERN_CONTROL, DP, id), \
|
|
|
- SR(DCI_MEM_PWR_STATUS)
|
|
|
+ SR(DCI_MEM_PWR_STATUS), \
|
|
|
+ LE_EDP_REG_LIST(id)
|
|
|
|
|
|
#define LE_DCN10_REG_LIST(id)\
|
|
|
LE_COMMON_REG_LIST_BASE(id), \
|
|
|
SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
SRI(DP_DPHY_HBR2_PATTERN_CONTROL, DP, id), \
|
|
|
- SR(DMU_MEM_PWR_CNTL)
|
|
|
+ SR(DMU_MEM_PWR_CNTL), \
|
|
|
+ LE_EDP_REG_LIST(id)
|
|
|
|
|
|
struct dce110_link_enc_aux_registers {
|
|
|
uint32_t AUX_CONTROL;
|