|
@@ -568,6 +568,7 @@ static const struct samsung_div_clock exynos5420_div_clks[] __initconst = {
|
|
|
};
|
|
|
|
|
|
static const struct samsung_gate_clock exynos5420_gate_clks[] __initconst = {
|
|
|
+ GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
|
|
|
GATE(CLK_MAU_EPLL, "mau_epll", "mout_mau_epll_clk",
|
|
|
SRC_MASK_TOP7, 20, CLK_SET_RATE_PARENT, 0),
|
|
|
};
|
|
@@ -1097,8 +1098,6 @@ static const struct samsung_gate_clock exynos5x_gate_clks[] __initconst = {
|
|
|
GATE(CLK_TMU, "tmu", "aclk66_psgen", GATE_IP_PERIS, 21, 0, 0),
|
|
|
GATE(CLK_TMU_GPU, "tmu_gpu", "aclk66_psgen", GATE_IP_PERIS, 22, 0, 0),
|
|
|
|
|
|
- GATE(CLK_SECKEY, "seckey", "aclk66_psgen", GATE_BUS_PERIS1, 1, 0, 0),
|
|
|
-
|
|
|
/* GEN Block */
|
|
|
GATE(CLK_ROTATOR, "rotator", "mout_user_aclk266", GATE_IP_GEN, 1, 0, 0),
|
|
|
GATE(CLK_JPEG, "jpeg", "aclk300_jpeg", GATE_IP_GEN, 2, 0, 0),
|