|
@@ -1983,6 +1983,14 @@ static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
|
|
|
WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
|
|
|
(3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
|
|
|
WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
|
|
|
+
|
|
|
+ tmp = RREG32(mmSPI_ARB_PRIORITY);
|
|
|
+ tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
|
|
|
+ tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
|
|
|
+ tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
|
|
|
+ tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
|
|
|
+ WREG32(mmSPI_ARB_PRIORITY, tmp);
|
|
|
+
|
|
|
mutex_unlock(&adev->grbm_idx_mutex);
|
|
|
|
|
|
udelay(50);
|