|
@@ -141,6 +141,10 @@
|
|
|
SRII(DPP_CONTROL, DPP_TOP, 1), \
|
|
|
SRII(DPP_CONTROL, DPP_TOP, 2), \
|
|
|
SRII(DPP_CONTROL, DPP_TOP, 3), \
|
|
|
+ SRII(OPP_PIPE_CONTROL, OPP_PIPE, 0), \
|
|
|
+ SRII(OPP_PIPE_CONTROL, OPP_PIPE, 1), \
|
|
|
+ SRII(OPP_PIPE_CONTROL, OPP_PIPE, 2), \
|
|
|
+ SRII(OPP_PIPE_CONTROL, OPP_PIPE, 3), \
|
|
|
SR(REFCLK_CNTL), \
|
|
|
SR(DCHUBBUB_GLOBAL_TIMER_CNTL), \
|
|
|
SR(DC_IP_REQUEST_CNTL), \
|
|
@@ -188,6 +192,7 @@ struct dce_hwseq_registers {
|
|
|
uint32_t DCHUBP_CNTL[4];
|
|
|
uint32_t HUBP_CLK_CNTL[4];
|
|
|
uint32_t DPP_CONTROL[4];
|
|
|
+ uint32_t OPP_PIPE_CONTROL[4];
|
|
|
uint32_t REFCLK_CNTL;
|
|
|
uint32_t DCHUBBUB_GLOBAL_TIMER_CNTL;
|
|
|
uint32_t DC_IP_REQUEST_CNTL;
|
|
@@ -282,6 +287,7 @@ struct dce_hwseq_registers {
|
|
|
HWS_SF(HUBP0_, DCHUBP_CNTL, HUBP_VTG_SEL, mask_sh), \
|
|
|
HWS_SF(HUBP0_, HUBP_CLK_CNTL, HUBP_CLOCK_ENABLE, mask_sh), \
|
|
|
HWS_SF(DPP_TOP0_, DPP_CONTROL, DPP_CLOCK_ENABLE, mask_sh), \
|
|
|
+ HWS_SF(OPP_PIPE0_, OPP_PIPE_CONTROL, OPP_PIPE_CLOCK_EN, mask_sh),\
|
|
|
HWS_SF(, DCHUBBUB_GLOBAL_TIMER_CNTL, DCHUBBUB_GLOBAL_TIMER_ENABLE, mask_sh), \
|
|
|
HWS_SF(, DC_IP_REQUEST_CNTL, IP_REQUEST_EN, mask_sh), \
|
|
|
HWS_SF(, DOMAIN0_PG_CONFIG, DOMAIN0_POWER_FORCEON, mask_sh), \
|
|
@@ -346,6 +352,7 @@ struct dce_hwseq_registers {
|
|
|
type DPP_CLOCK_ENABLE; \
|
|
|
type DPPCLK_RATE_CONTROL; \
|
|
|
type DCHUBBUB_GLOBAL_TIMER_ENABLE; \
|
|
|
+ type OPP_PIPE_CLOCK_EN;\
|
|
|
type IP_REQUEST_EN; \
|
|
|
type DOMAIN0_POWER_FORCEON; \
|
|
|
type DOMAIN0_POWER_GATE; \
|