|
@@ -2290,6 +2290,32 @@ static struct clk_branch sdc5_h_clk = {
|
|
},
|
|
},
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+static struct clk_branch ebi2_2x_clk = {
|
|
|
|
+ .halt_reg = 0x2fcc,
|
|
|
|
+ .halt_bit = 18,
|
|
|
|
+ .clkr = {
|
|
|
|
+ .enable_reg = 0x2660,
|
|
|
|
+ .enable_mask = BIT(4),
|
|
|
|
+ .hw.init = &(struct clk_init_data){
|
|
|
|
+ .name = "ebi2_2x_clk",
|
|
|
|
+ .ops = &clk_branch_ops,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct clk_branch ebi2_clk = {
|
|
|
|
+ .halt_reg = 0x2fcc,
|
|
|
|
+ .halt_bit = 19,
|
|
|
|
+ .clkr = {
|
|
|
|
+ .enable_reg = 0x2664,
|
|
|
|
+ .enable_mask = BIT(4),
|
|
|
|
+ .hw.init = &(struct clk_init_data){
|
|
|
|
+ .name = "ebi2_clk",
|
|
|
|
+ .ops = &clk_branch_ops,
|
|
|
|
+ },
|
|
|
|
+ },
|
|
|
|
+};
|
|
|
|
+
|
|
static struct clk_branch adm0_clk = {
|
|
static struct clk_branch adm0_clk = {
|
|
.halt_reg = 0x2fdc,
|
|
.halt_reg = 0x2fdc,
|
|
.halt_check = BRANCH_HALT_VOTED,
|
|
.halt_check = BRANCH_HALT_VOTED,
|
|
@@ -2533,6 +2559,8 @@ static struct clk_regmap *gcc_msm8660_clks[] = {
|
|
[SDC3_H_CLK] = &sdc3_h_clk.clkr,
|
|
[SDC3_H_CLK] = &sdc3_h_clk.clkr,
|
|
[SDC4_H_CLK] = &sdc4_h_clk.clkr,
|
|
[SDC4_H_CLK] = &sdc4_h_clk.clkr,
|
|
[SDC5_H_CLK] = &sdc5_h_clk.clkr,
|
|
[SDC5_H_CLK] = &sdc5_h_clk.clkr,
|
|
|
|
+ [EBI2_2X_CLK] = &ebi2_2x_clk.clkr,
|
|
|
|
+ [EBI2_CLK] = &ebi2_clk.clkr,
|
|
[ADM0_CLK] = &adm0_clk.clkr,
|
|
[ADM0_CLK] = &adm0_clk.clkr,
|
|
[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
|
|
[ADM0_PBUS_CLK] = &adm0_pbus_clk.clkr,
|
|
[ADM1_CLK] = &adm1_clk.clkr,
|
|
[ADM1_CLK] = &adm1_clk.clkr,
|