|
@@ -15,23 +15,73 @@
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
* along with this program. If not, see <http://www.gnu.org/licenses/>.
|
|
*/
|
|
*/
|
|
#include <linux/dw_apb_timer.h>
|
|
#include <linux/dw_apb_timer.h>
|
|
|
|
+#include <linux/of_address.h>
|
|
#include <linux/of_irq.h>
|
|
#include <linux/of_irq.h>
|
|
#include <linux/of_platform.h>
|
|
#include <linux/of_platform.h>
|
|
|
|
|
|
#include <asm/hardware/cache-l2x0.h>
|
|
#include <asm/hardware/cache-l2x0.h>
|
|
#include <asm/hardware/gic.h>
|
|
#include <asm/hardware/gic.h>
|
|
#include <asm/mach/arch.h>
|
|
#include <asm/mach/arch.h>
|
|
|
|
+#include <asm/mach/map.h>
|
|
|
|
|
|
-extern void socfpga_init_clocks(void);
|
|
|
|
|
|
+#include "core.h"
|
|
|
|
+
|
|
|
|
+void __iomem *socfpga_scu_base_addr = ((void __iomem *)(SOCFPGA_SCU_VIRT_BASE));
|
|
|
|
+void __iomem *sys_manager_base_addr;
|
|
|
|
+void __iomem *rst_manager_base_addr;
|
|
|
|
+
|
|
|
|
+static struct map_desc scu_io_desc __initdata = {
|
|
|
|
+ .virtual = SOCFPGA_SCU_VIRT_BASE,
|
|
|
|
+ .pfn = 0, /* run-time */
|
|
|
|
+ .length = SZ_8K,
|
|
|
|
+ .type = MT_DEVICE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static struct map_desc uart_io_desc __initdata = {
|
|
|
|
+ .virtual = 0xfec02000,
|
|
|
|
+ .pfn = __phys_to_pfn(0xffc02000),
|
|
|
|
+ .length = SZ_8K,
|
|
|
|
+ .type = MT_DEVICE,
|
|
|
|
+};
|
|
|
|
+
|
|
|
|
+static void __init socfpga_scu_map_io(void)
|
|
|
|
+{
|
|
|
|
+ unsigned long base;
|
|
|
|
+
|
|
|
|
+ /* Get SCU base */
|
|
|
|
+ asm("mrc p15, 4, %0, c15, c0, 0" : "=r" (base));
|
|
|
|
+
|
|
|
|
+ scu_io_desc.pfn = __phys_to_pfn(base);
|
|
|
|
+ iotable_init(&scu_io_desc, 1);
|
|
|
|
+}
|
|
|
|
+
|
|
|
|
+static void __init socfpga_map_io(void)
|
|
|
|
+{
|
|
|
|
+ socfpga_scu_map_io();
|
|
|
|
+ iotable_init(&uart_io_desc, 1);
|
|
|
|
+ early_printk("Early printk initialized\n");
|
|
|
|
+}
|
|
|
|
|
|
const static struct of_device_id irq_match[] = {
|
|
const static struct of_device_id irq_match[] = {
|
|
{ .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
|
|
{ .compatible = "arm,cortex-a9-gic", .data = gic_of_init, },
|
|
{}
|
|
{}
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+void __init socfpga_sysmgr_init(void)
|
|
|
|
+{
|
|
|
|
+ struct device_node *np;
|
|
|
|
+
|
|
|
|
+ np = of_find_compatible_node(NULL, NULL, "altr,sys-mgr");
|
|
|
|
+ sys_manager_base_addr = of_iomap(np, 0);
|
|
|
|
+
|
|
|
|
+ np = of_find_compatible_node(NULL, NULL, "altr,rst-mgr");
|
|
|
|
+ rst_manager_base_addr = of_iomap(np, 0);
|
|
|
|
+}
|
|
|
|
+
|
|
static void __init gic_init_irq(void)
|
|
static void __init gic_init_irq(void)
|
|
{
|
|
{
|
|
of_irq_init(irq_match);
|
|
of_irq_init(irq_match);
|
|
|
|
+ socfpga_sysmgr_init();
|
|
}
|
|
}
|
|
|
|
|
|
static void socfpga_cyclone5_restart(char mode, const char *cmd)
|
|
static void socfpga_cyclone5_restart(char mode, const char *cmd)
|
|
@@ -53,6 +103,8 @@ static const char *altera_dt_match[] = {
|
|
};
|
|
};
|
|
|
|
|
|
DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
|
|
DT_MACHINE_START(SOCFPGA, "Altera SOCFPGA")
|
|
|
|
+ .smp = smp_ops(socfpga_smp_ops),
|
|
|
|
+ .map_io = socfpga_map_io,
|
|
.init_irq = gic_init_irq,
|
|
.init_irq = gic_init_irq,
|
|
.handle_irq = gic_handle_irq,
|
|
.handle_irq = gic_handle_irq,
|
|
.timer = &dw_apb_timer,
|
|
.timer = &dw_apb_timer,
|