|
@@ -252,14 +252,9 @@ static ssize_t gt_act_freq_mhz_show(struct device *kdev,
|
|
|
freq = vlv_punit_read(dev_priv, PUNIT_REG_GPU_FREQ_STS);
|
|
|
ret = intel_gpu_freq(dev_priv, (freq >> 8) & 0xff);
|
|
|
} else {
|
|
|
- u32 rpstat = I915_READ(GEN6_RPSTAT1);
|
|
|
- if (INTEL_GEN(dev_priv) >= 9)
|
|
|
- ret = (rpstat & GEN9_CAGF_MASK) >> GEN9_CAGF_SHIFT;
|
|
|
- else if (IS_HASWELL(dev_priv) || IS_BROADWELL(dev_priv))
|
|
|
- ret = (rpstat & HSW_CAGF_MASK) >> HSW_CAGF_SHIFT;
|
|
|
- else
|
|
|
- ret = (rpstat & GEN6_CAGF_MASK) >> GEN6_CAGF_SHIFT;
|
|
|
- ret = intel_gpu_freq(dev_priv, ret);
|
|
|
+ ret = intel_gpu_freq(dev_priv,
|
|
|
+ intel_get_cagf(dev_priv,
|
|
|
+ I915_READ(GEN6_RPSTAT1)));
|
|
|
}
|
|
|
mutex_unlock(&dev_priv->pcu_lock);
|
|
|
|