|
@@ -451,15 +451,6 @@ static u32 mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0_idx[] = {
|
|
|
[0] = 0, [1] = 3, [2] = 4, [3] = 6, [4] = 7,
|
|
|
};
|
|
|
|
|
|
-static const char *mux_pllp_clkm_pllc4_out2_out1_out0_lj[] = {
|
|
|
- "pll_p",
|
|
|
- "pll_c4_out2", "pll_c4_out0", /* LJ input */
|
|
|
- "pll_c4_out2", "pll_c4_out1",
|
|
|
- "pll_c4_out1", /* LJ input */
|
|
|
- "clk_m", "pll_c4_out0"
|
|
|
-};
|
|
|
-#define mux_pllp_clkm_pllc4_out2_out1_out0_lj_idx NULL
|
|
|
-
|
|
|
static const char *mux_pllp_pllc2_c_c3_clkm[] = {
|
|
|
"pll_p", "pll_c2", "pll_c", "pll_c3", "clk_m"
|
|
|
};
|
|
@@ -686,9 +677,7 @@ static struct tegra_periph_init_data periph_clks[] = {
|
|
|
MUX("sdmmc3", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3),
|
|
|
MUX("sdmmc4", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4),
|
|
|
MUX8("sdmmc1", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC1, 14, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc1_9),
|
|
|
- MUX8("sdmmc2", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC2, 9, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc2_9),
|
|
|
MUX8("sdmmc3", mux_pllp_pllc4_out2_pllc4_out1_clkm_pllc4_out0, CLK_SOURCE_SDMMC3, 69, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc3_9),
|
|
|
- MUX8("sdmmc4", mux_pllp_clkm_pllc4_out2_out1_out0_lj, CLK_SOURCE_SDMMC4, 15, TEGRA_PERIPH_ON_APB, tegra_clk_sdmmc4_9),
|
|
|
MUX("la", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_LA, 76, TEGRA_PERIPH_ON_APB, tegra_clk_la),
|
|
|
MUX("trace", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_TRACE, 77, TEGRA_PERIPH_ON_APB, tegra_clk_trace),
|
|
|
MUX("owr", mux_pllp_pllc_pllm_clkm, CLK_SOURCE_OWR, 71, TEGRA_PERIPH_ON_APB, tegra_clk_owr),
|