浏览代码

x86/Documentation: Fix various typos in Documentation/x86/ files

Signed-off-by: Masanari Iida <standby24x7@gmail.com>
Cc: Linus Torvalds <torvalds@linux-foundation.org>
Cc: Peter Zijlstra <peterz@infradead.org>
Cc: Thomas Gleixner <tglx@linutronix.de>
Cc: corbet@lwn.net
Cc: linux-doc@vger.kernel.org
Link: http://lkml.kernel.org/r/20160701034601.30308-1-standby24x7@gmail.com
Signed-off-by: Ingo Molnar <mingo@kernel.org>
Masanari Iida 9 年之前
父节点
当前提交
c76a093dc1
共有 3 个文件被更改,包括 6 次插入6 次删除
  1. 3 3
      Documentation/x86/intel_mpx.txt
  2. 2 2
      Documentation/x86/tlb.txt
  3. 1 1
      Documentation/x86/x86_64/machinecheck

+ 3 - 3
Documentation/x86/intel_mpx.txt

@@ -45,7 +45,7 @@ is how we expect the compiler, application and kernel to work together.
    MPX-instrumented.
    MPX-instrumented.
 3) The kernel detects that the CPU has MPX, allows the new prctl() to
 3) The kernel detects that the CPU has MPX, allows the new prctl() to
    succeed, and notes the location of the bounds directory. Userspace is
    succeed, and notes the location of the bounds directory. Userspace is
-   expected to keep the bounds directory at that locationWe note it
+   expected to keep the bounds directory at that location. We note it
    instead of reading it each time because the 'xsave' operation needed
    instead of reading it each time because the 'xsave' operation needed
    to access the bounds directory register is an expensive operation.
    to access the bounds directory register is an expensive operation.
 4) If the application needs to spill bounds out of the 4 registers, it
 4) If the application needs to spill bounds out of the 4 registers, it
@@ -167,7 +167,7 @@ If a #BR is generated due to a bounds violation caused by MPX.
 We need to decode MPX instructions to get violation address and
 We need to decode MPX instructions to get violation address and
 set this address into extended struct siginfo.
 set this address into extended struct siginfo.
 
 
-The _sigfault feild of struct siginfo is extended as follow:
+The _sigfault field of struct siginfo is extended as follow:
 
 
 87		/* SIGILL, SIGFPE, SIGSEGV, SIGBUS */
 87		/* SIGILL, SIGFPE, SIGSEGV, SIGBUS */
 88		struct {
 88		struct {
@@ -240,5 +240,5 @@ them at the same bounds table.
 This is allowed architecturally.  See more information "Intel(R) Architecture
 This is allowed architecturally.  See more information "Intel(R) Architecture
 Instruction Set Extensions Programming Reference" (9.3.4).
 Instruction Set Extensions Programming Reference" (9.3.4).
 
 
-However, if users did this, the kernel might be fooled in to unmaping an
+However, if users did this, the kernel might be fooled in to unmapping an
 in-use bounds table since it does not recognize sharing.
 in-use bounds table since it does not recognize sharing.

+ 2 - 2
Documentation/x86/tlb.txt

@@ -5,7 +5,7 @@ memory, it has two choices:
     from areas other than the one we are trying to flush will be
     from areas other than the one we are trying to flush will be
     destroyed and must be refilled later, at some cost.
     destroyed and must be refilled later, at some cost.
  2. Use the invlpg instruction to invalidate a single page at a
  2. Use the invlpg instruction to invalidate a single page at a
-    time.  This could potentialy cost many more instructions, but
+    time.  This could potentially cost many more instructions, but
     it is a much more precise operation, causing no collateral
     it is a much more precise operation, causing no collateral
     damage to other TLB entries.
     damage to other TLB entries.
 
 
@@ -19,7 +19,7 @@ Which method to do depends on a few things:
     work.
     work.
  3. The size of the TLB.  The larger the TLB, the more collateral
  3. The size of the TLB.  The larger the TLB, the more collateral
     damage we do with a full flush.  So, the larger the TLB, the
     damage we do with a full flush.  So, the larger the TLB, the
-    more attrative an individual flush looks.  Data and
+    more attractive an individual flush looks.  Data and
     instructions have separate TLBs, as do different page sizes.
     instructions have separate TLBs, as do different page sizes.
  4. The microarchitecture.  The TLB has become a multi-level
  4. The microarchitecture.  The TLB has become a multi-level
     cache on modern CPUs, and the global flushes have become more
     cache on modern CPUs, and the global flushes have become more

+ 1 - 1
Documentation/x86/x86_64/machinecheck

@@ -36,7 +36,7 @@ between all CPUs.
 
 
 check_interval
 check_interval
 	How often to poll for corrected machine check errors, in seconds
 	How often to poll for corrected machine check errors, in seconds
-	(Note output is hexademical). Default 5 minutes.  When the poller
+	(Note output is hexadecimal). Default 5 minutes.  When the poller
 	finds MCEs it triggers an exponential speedup (poll more often) on
 	finds MCEs it triggers an exponential speedup (poll more often) on
 	the polling interval.  When the poller stops finding MCEs, it
 	the polling interval.  When the poller stops finding MCEs, it
 	triggers an exponential backoff (poll less often) on the polling
 	triggers an exponential backoff (poll less often) on the polling