|
@@ -100,6 +100,7 @@
|
|
#define X86_FEATURE_AMD_DCM (3*32+27) /* multi-node processor */
|
|
#define X86_FEATURE_AMD_DCM (3*32+27) /* multi-node processor */
|
|
#define X86_FEATURE_APERFMPERF (3*32+28) /* APERFMPERF */
|
|
#define X86_FEATURE_APERFMPERF (3*32+28) /* APERFMPERF */
|
|
#define X86_FEATURE_EAGER_FPU (3*32+29) /* "eagerfpu" Non lazy FPU restore */
|
|
#define X86_FEATURE_EAGER_FPU (3*32+29) /* "eagerfpu" Non lazy FPU restore */
|
|
|
|
+#define X86_FEATURE_NONSTOP_TSC_S3 (3*32+30) /* TSC doesn't stop in S3 state */
|
|
|
|
|
|
/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
|
|
/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
|
|
#define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */
|
|
#define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */
|