|
@@ -0,0 +1,74 @@
|
|
|
+/*
|
|
|
+ * Spreadtrum SC9836 SoC DTS file
|
|
|
+ *
|
|
|
+ * Copyright (C) 2014, Spreadtrum Communications Inc.
|
|
|
+ *
|
|
|
+ * This file is licensed under a dual GPLv2 or X11 license.
|
|
|
+ */
|
|
|
+
|
|
|
+#include "sharkl64.dtsi"
|
|
|
+#include <dt-bindings/interrupt-controller/arm-gic.h>
|
|
|
+
|
|
|
+/ {
|
|
|
+ compatible = "sprd,sc9836";
|
|
|
+
|
|
|
+ cpus {
|
|
|
+ #address-cells = <2>;
|
|
|
+ #size-cells = <0>;
|
|
|
+
|
|
|
+ cpu@0 {
|
|
|
+ device_type = "cpu";
|
|
|
+ compatible = "arm,cortex-a53", "arm,armv8";
|
|
|
+ reg = <0x0 0x0>;
|
|
|
+ enable-method = "psci";
|
|
|
+ };
|
|
|
+
|
|
|
+ cpu@1 {
|
|
|
+ device_type = "cpu";
|
|
|
+ compatible = "arm,cortex-a53", "arm,armv8";
|
|
|
+ reg = <0x0 0x1>;
|
|
|
+ enable-method = "psci";
|
|
|
+ };
|
|
|
+
|
|
|
+ cpu@2 {
|
|
|
+ device_type = "cpu";
|
|
|
+ compatible = "arm,cortex-a53", "arm,armv8";
|
|
|
+ reg = <0x0 0x2>;
|
|
|
+ enable-method = "psci";
|
|
|
+ };
|
|
|
+
|
|
|
+ cpu@3 {
|
|
|
+ device_type = "cpu";
|
|
|
+ compatible = "arm,cortex-a53", "arm,armv8";
|
|
|
+ reg = <0x0 0x3>;
|
|
|
+ enable-method = "psci";
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
+ gic: interrupt-controller@12001000 {
|
|
|
+ compatible = "arm,gic-400";
|
|
|
+ reg = <0 0x12001000 0 0x1000>,
|
|
|
+ <0 0x12002000 0 0x2000>,
|
|
|
+ <0 0x12004000 0 0x2000>,
|
|
|
+ <0 0x12006000 0 0x2000>;
|
|
|
+ #interrupt-cells = <3>;
|
|
|
+ interrupt-controller;
|
|
|
+ interrupts = <GIC_PPI 9 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_HIGH)>;
|
|
|
+ };
|
|
|
+
|
|
|
+ psci {
|
|
|
+ compatible = "arm,psci";
|
|
|
+ method = "smc";
|
|
|
+ cpu_on = <0xc4000003>;
|
|
|
+ cpu_off = <0x84000002>;
|
|
|
+ cpu_suspend = <0xc4000001>;
|
|
|
+ };
|
|
|
+
|
|
|
+ timer {
|
|
|
+ compatible = "arm,armv8-timer";
|
|
|
+ interrupts = <GIC_PPI 13 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
+ <GIC_PPI 14 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
+ <GIC_PPI 11 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>,
|
|
|
+ <GIC_PPI 10 (GIC_CPU_MASK_SIMPLE(4) | IRQ_TYPE_LEVEL_LOW)>;
|
|
|
+ };
|
|
|
+};
|