|
@@ -152,9 +152,9 @@ static void early_init_intel(struct cpuinfo_x86 *c)
|
|
|
* the TLB when any changes are made to any of the page table entries.
|
|
|
* The operating system must reload CR3 to cause the TLB to be flushed"
|
|
|
*
|
|
|
- * As a result cpu_has_pge() in arch/x86/include/asm/tlbflush.h should
|
|
|
- * be false so that __flush_tlb_all() causes CR3 insted of CR4.PGE
|
|
|
- * to be modified
|
|
|
+ * As a result, boot_cpu_has(X86_FEATURE_PGE) in arch/x86/include/asm/tlbflush.h
|
|
|
+ * should be false so that __flush_tlb_all() causes CR3 insted of CR4.PGE
|
|
|
+ * to be modified.
|
|
|
*/
|
|
|
if (c->x86 == 5 && c->x86_model == 9) {
|
|
|
pr_info("Disabling PGE capability bit\n");
|