|
@@ -66,12 +66,6 @@ static inline void r4k_on_each_cpu(void (*func) (void *info), void *info)
|
|
|
preempt_enable();
|
|
|
}
|
|
|
|
|
|
-#if defined(CONFIG_MIPS_CMP) || defined(CONFIG_MIPS_CPS)
|
|
|
-#define cpu_has_safe_index_cacheops 0
|
|
|
-#else
|
|
|
-#define cpu_has_safe_index_cacheops 1
|
|
|
-#endif
|
|
|
-
|
|
|
/*
|
|
|
* Must die.
|
|
|
*/
|
|
@@ -744,7 +738,7 @@ static void r4k_dma_cache_wback_inv(unsigned long addr, unsigned long size)
|
|
|
* subset property so we have to flush the primary caches
|
|
|
* explicitly
|
|
|
*/
|
|
|
- if (cpu_has_safe_index_cacheops && size >= dcache_size) {
|
|
|
+ if (size >= dcache_size) {
|
|
|
r4k_blast_dcache();
|
|
|
} else {
|
|
|
R4600_HIT_CACHEOP_WAR_IMPL;
|
|
@@ -781,7 +775,7 @@ static void r4k_dma_cache_inv(unsigned long addr, unsigned long size)
|
|
|
return;
|
|
|
}
|
|
|
|
|
|
- if (cpu_has_safe_index_cacheops && size >= dcache_size) {
|
|
|
+ if (size >= dcache_size) {
|
|
|
r4k_blast_dcache();
|
|
|
} else {
|
|
|
R4600_HIT_CACHEOP_WAR_IMPL;
|
|
@@ -861,7 +855,7 @@ static inline void local_r4k_flush_kernel_vmap_range(void *args)
|
|
|
* Aliases only affect the primary caches so don't bother with
|
|
|
* S-caches or T-caches.
|
|
|
*/
|
|
|
- if (cpu_has_safe_index_cacheops && size >= dcache_size)
|
|
|
+ if (size >= dcache_size)
|
|
|
r4k_blast_dcache();
|
|
|
else {
|
|
|
R4600_HIT_CACHEOP_WAR_IMPL;
|