|
@@ -1,7 +1,16 @@
|
|
Lantiq XWAY pinmux controller
|
|
Lantiq XWAY pinmux controller
|
|
|
|
|
|
Required properties:
|
|
Required properties:
|
|
-- compatible: "lantiq,pinctrl-xway" or "lantiq,pinctrl-xr9"
|
|
|
|
|
|
+- compatible: "lantiq,pinctrl-xway", (DEPRECATED: Use "lantiq,pinctrl-danube")
|
|
|
|
+ "lantiq,pinctrl-xr9", (DEPRECATED: Use "lantiq,xrx100-pinctrl" or
|
|
|
|
+ "lantiq,xrx200-pinctrl")
|
|
|
|
+ "lantiq,pinctrl-ase", (DEPRECATED: Use "lantiq,ase-pinctrl")
|
|
|
|
+ "lantiq,<chip>-pinctrl", where <chip> is:
|
|
|
|
+ "ase" (XWAY AMAZON Family)
|
|
|
|
+ "danube" (XWAY DANUBE Family)
|
|
|
|
+ "xrx100" (XWAY xRX100 Family)
|
|
|
|
+ "xrx200" (XWAY xRX200 Family)
|
|
|
|
+ "xrx300" (XWAY xRX300 Family)
|
|
- reg: Should contain the physical address and length of the gpio/pinmux
|
|
- reg: Should contain the physical address and length of the gpio/pinmux
|
|
register range
|
|
register range
|
|
|
|
|
|
@@ -36,19 +45,87 @@ Required subnode-properties:
|
|
|
|
|
|
Valid values for group and function names:
|
|
Valid values for group and function names:
|
|
|
|
|
|
|
|
+XWAY: (DEPRECATED: Use DANUBE)
|
|
mux groups:
|
|
mux groups:
|
|
exin0, exin1, exin2, jtag, ebu a23, ebu a24, ebu a25, ebu clk, ebu cs1,
|
|
exin0, exin1, exin2, jtag, ebu a23, ebu a24, ebu a25, ebu clk, ebu cs1,
|
|
ebu wait, nand ale, nand cs1, nand cle, spi, spi_cs1, spi_cs2, spi_cs3,
|
|
ebu wait, nand ale, nand cs1, nand cle, spi, spi_cs1, spi_cs2, spi_cs3,
|
|
- spi_cs4, spi_cs5, spi_cs6, asc0, asc0 cts rts, stp, nmi , gpt1, gpt2,
|
|
|
|
|
|
+ spi_cs4, spi_cs5, spi_cs6, asc0, asc0 cts rts, stp, nmi, gpt1, gpt2,
|
|
gpt3, clkout0, clkout1, clkout2, clkout3, gnt1, gnt2, gnt3, req1, req2,
|
|
gpt3, clkout0, clkout1, clkout2, clkout3, gnt1, gnt2, gnt3, req1, req2,
|
|
req3
|
|
req3
|
|
|
|
|
|
- additional mux groups (XR9 only):
|
|
|
|
- mdio, nand rdy, nand rd, exin3, exin4, gnt4, req4
|
|
|
|
|
|
+ functions:
|
|
|
|
+ spi, asc, cgu, jtag, exin, stp, gpt, nmi, pci, ebu
|
|
|
|
+
|
|
|
|
+XR9: ( DEPRECATED: Use xRX100/xRX200)
|
|
|
|
+ mux groups:
|
|
|
|
+ exin0, exin1, exin2, exin3, exin4, jtag, ebu a23, ebu a24, ebu a25,
|
|
|
|
+ ebu clk, ebu cs1, ebu wait, nand ale, nand cs1, nand cle, nand rdy,
|
|
|
|
+ nand rd, spi, spi_cs1, spi_cs2, spi_cs3, spi_cs4, spi_cs5, spi_cs6,
|
|
|
|
+ asc0, asc0 cts rts, stp, nmi, gpt1, gpt2, gpt3, clkout0, clkout1,
|
|
|
|
+ clkout2, clkout3, gnt1, gnt2, gnt3, gnt4, req1, req2, req3, req4, mdio,
|
|
|
|
+ gphy0 led0, gphy0 led1, gphy0 led2, gphy1 led0, gphy1 led1, gphy1 led2
|
|
|
|
+
|
|
|
|
+ functions:
|
|
|
|
+ spi, asc, cgu, jtag, exin, stp, gpt, nmi, pci, ebu, mdio, gphy
|
|
|
|
+
|
|
|
|
+AMAZON:
|
|
|
|
+ mux groups:
|
|
|
|
+ exin0, exin1, exin2, jtag, spi_di, spi_do, spi_clk, spi_cs1, spi_cs2,
|
|
|
|
+ spi_cs3, spi_cs4, spi_cs5, spi_cs6, asc, stp, gpt1, gpt2, gpt3, clkout0,
|
|
|
|
+ clkout1, clkout2, mdio, dfe led0, dfe led1, ephy led0, ephy led1, ephy led2
|
|
|
|
+
|
|
|
|
+ functions:
|
|
|
|
+ spi, asc, cgu, jtag, exin, stp, gpt, mdio, ephy, dfe
|
|
|
|
+
|
|
|
|
+DANUBE:
|
|
|
|
+ mux groups:
|
|
|
|
+ exin0, exin1, exin2, jtag, ebu a23, ebu a24, ebu a25, ebu clk, ebu cs1,
|
|
|
|
+ ebu wait, nand ale, nand cs1, nand cle, spi_di, spi_do, spi_clk, spi_cs1,
|
|
|
|
+ spi_cs2, spi_cs3, spi_cs4, spi_cs5, spi_cs6, asc0, asc0 cts rts, stp, nmi,
|
|
|
|
+ gpt1, gpt2, gpt3, clkout0, clkout1, clkout2, clkout3, gnt1, gnt2, gnt3,
|
|
|
|
+ req1, req2, req3, dfe led0, dfe led1
|
|
|
|
|
|
functions:
|
|
functions:
|
|
- spi, asc, cgu, jtag, exin, stp, gpt, nmi, pci, ebu, mdio
|
|
|
|
|
|
+ spi, asc, cgu, jtag, exin, stp, gpt, nmi, pci, ebu, dfe
|
|
|
|
|
|
|
|
+xRX100:
|
|
|
|
+ mux groups:
|
|
|
|
+ exin0, exin1, exin2, exin3, exin4, ebu a23, ebu a24, ebu a25, ebu clk,
|
|
|
|
+ ebu cs1, ebu wait, nand ale, nand cs1, nand cle, nand rdy, nand rd,
|
|
|
|
+ spi_di, spi_do, spi_clk, spi_cs1, spi_cs2, spi_cs3, spi_cs4, spi_cs5,
|
|
|
|
+ spi_cs6, asc0, asc0 cts rts, stp, nmi, gpt1, gpt2, gpt3, clkout0, clkout1,
|
|
|
|
+ clkout2, clkout3, gnt1, gnt2, gnt3, gnt4, req1, req2, req3, req4, mdio,
|
|
|
|
+ dfe led0, dfe led1
|
|
|
|
+
|
|
|
|
+ functions:
|
|
|
|
+ spi, asc, cgu, exin, stp, gpt, nmi, pci, ebu, mdio, dfe
|
|
|
|
+
|
|
|
|
+xRX200:
|
|
|
|
+ mux groups:
|
|
|
|
+ exin0, exin1, exin2, exin3, exin4, ebu a23, ebu a24, ebu a25, ebu clk,
|
|
|
|
+ ebu cs1, ebu wait, nand ale, nand cs1, nand cle, nand rdy, nand rd,
|
|
|
|
+ spi_di, spi_do, spi_clk, spi_cs1, spi_cs2, spi_cs3, spi_cs4, spi_cs5,
|
|
|
|
+ spi_cs6, usif uart_rx, usif uart_tx, usif uart_rts, usif uart_cts,
|
|
|
|
+ usif uart_dtr, usif uart_dsr, usif uart_dcd, usif uart_ri, usif spi_di,
|
|
|
|
+ usif spi_do, usif spi_clk, usif spi_cs0, usif spi_cs1, usif spi_cs2,
|
|
|
|
+ stp, nmi, gpt1, gpt2, gpt3, clkout0, clkout1, clkout2, clkout3, gnt1,
|
|
|
|
+ gnt2, gnt3, gnt4, req1, req2, req3, req4, mdio, dfe led0, dfe led1,
|
|
|
|
+ gphy0 led0, gphy0 led1, gphy0 led2, gphy1 led0, gphy1 led1, gphy1 led2
|
|
|
|
+
|
|
|
|
+ functions:
|
|
|
|
+ spi, usif, cgu, exin, stp, gpt, nmi, pci, ebu, mdio, dfe, gphy
|
|
|
|
+
|
|
|
|
+xRX300:
|
|
|
|
+ mux groups:
|
|
|
|
+ exin0, exin1, exin2, exin4, nand ale, nand cs0, nand cs1, nand cle,
|
|
|
|
+ nand rdy, nand rd, nand_d0, nand_d1, nand_d2, nand_d3, nand_d4, nand_d5,
|
|
|
|
+ nand_d6, nand_d7, nand_d1, nand wr, nand wp, nand se, spi_di, spi_do,
|
|
|
|
+ spi_clk, spi_cs1, spi_cs4, spi_cs6, usif uart_rx, usif uart_tx,
|
|
|
|
+ usif spi_di, usif spi_do, usif spi_clk, usif spi_cs0, stp, clkout2,
|
|
|
|
+ mdio, dfe led0, dfe led1, ephy0 led0, ephy0 led1, ephy1 led0, ephy1 led1
|
|
|
|
+
|
|
|
|
+ functions:
|
|
|
|
+ spi, usif, cgu, exin, stp, ebu, mdio, dfe, ephy
|
|
|
|
|
|
|
|
|
|
Definition of pin configurations:
|
|
Definition of pin configurations:
|
|
@@ -62,15 +139,32 @@ Optional subnode-properties:
|
|
0: none, 1: down, 2: up.
|
|
0: none, 1: down, 2: up.
|
|
- lantiq,open-drain: Boolean, enables open-drain on the defined pin.
|
|
- lantiq,open-drain: Boolean, enables open-drain on the defined pin.
|
|
|
|
|
|
-Valid values for XWAY pin names:
|
|
|
|
|
|
+Valid values for XWAY pin names: (DEPRECATED: Use DANUBE)
|
|
Pinconf pins can be referenced via the names io0-io31.
|
|
Pinconf pins can be referenced via the names io0-io31.
|
|
|
|
|
|
-Valid values for XR9 pin names:
|
|
|
|
|
|
+Valid values for XR9 pin names: (DEPRECATED: Use xrX100/xRX200)
|
|
Pinconf pins can be referenced via the names io0-io55.
|
|
Pinconf pins can be referenced via the names io0-io55.
|
|
|
|
|
|
|
|
+Valid values for AMAZON pin names:
|
|
|
|
+ Pinconf pins can be referenced via the names io0-io31.
|
|
|
|
+
|
|
|
|
+Valid values for DANUBE pin names:
|
|
|
|
+ Pinconf pins can be referenced via the names io0-io31.
|
|
|
|
+
|
|
|
|
+Valid values for xRX100 pin names:
|
|
|
|
+ Pinconf pins can be referenced via the names io0-io55.
|
|
|
|
+
|
|
|
|
+Valid values for xRX200 pin names:
|
|
|
|
+ Pinconf pins can be referenced via the names io0-io49.
|
|
|
|
+
|
|
|
|
+Valid values for xRX300 pin names:
|
|
|
|
+ Pinconf pins can be referenced via the names io0-io1,io3-io6,io8-io11,
|
|
|
|
+ io13-io19,io23-io27,io34-io36,
|
|
|
|
+ io42-io43,io48-io61.
|
|
|
|
+
|
|
Example:
|
|
Example:
|
|
gpio: pinmux@E100B10 {
|
|
gpio: pinmux@E100B10 {
|
|
- compatible = "lantiq,pinctrl-xway";
|
|
|
|
|
|
+ compatible = "lantiq,danube-pinctrl";
|
|
pinctrl-names = "default";
|
|
pinctrl-names = "default";
|
|
pinctrl-0 = <&state_default>;
|
|
pinctrl-0 = <&state_default>;
|
|
|
|
|