|
@@ -1787,20 +1787,20 @@ MLXSW_ITEM32(reg, pmlp, width, 0x00, 0, 8);
|
|
|
* Module number.
|
|
|
* Access: RW
|
|
|
*/
|
|
|
-MLXSW_ITEM32_INDEXED(reg, pmlp, module, 0x04, 0, 8, 0x04, 0, false);
|
|
|
+MLXSW_ITEM32_INDEXED(reg, pmlp, module, 0x04, 0, 8, 0x04, 0x00, false);
|
|
|
|
|
|
/* reg_pmlp_tx_lane
|
|
|
* Tx Lane. When rxtx field is cleared, this field is used for Rx as well.
|
|
|
* Access: RW
|
|
|
*/
|
|
|
-MLXSW_ITEM32_INDEXED(reg, pmlp, tx_lane, 0x04, 16, 2, 0x04, 16, false);
|
|
|
+MLXSW_ITEM32_INDEXED(reg, pmlp, tx_lane, 0x04, 16, 2, 0x04, 0x00, false);
|
|
|
|
|
|
/* reg_pmlp_rx_lane
|
|
|
* Rx Lane. When rxtx field is cleared, this field is ignored and Rx lane is
|
|
|
* equal to Tx lane.
|
|
|
* Access: RW
|
|
|
*/
|
|
|
-MLXSW_ITEM32_INDEXED(reg, pmlp, rx_lane, 0x04, 24, 2, 0x04, 24, false);
|
|
|
+MLXSW_ITEM32_INDEXED(reg, pmlp, rx_lane, 0x04, 24, 2, 0x04, 0x00, false);
|
|
|
|
|
|
static inline void mlxsw_reg_pmlp_pack(char *payload, u8 local_port)
|
|
|
{
|