|
@@ -389,52 +389,52 @@ InstructionTLBMiss:
|
|
* not enough space in the DataStoreTLBMiss area
|
|
* not enough space in the DataStoreTLBMiss area
|
|
*/
|
|
*/
|
|
DTLBMissIMMR:
|
|
DTLBMissIMMR:
|
|
- mtcr r3
|
|
|
|
|
|
+ mtcr r10
|
|
/* Set 512k byte guarded page and mark it valid */
|
|
/* Set 512k byte guarded page and mark it valid */
|
|
li r10, MD_PS512K | MD_GUARDED | MD_SVALID
|
|
li r10, MD_PS512K | MD_GUARDED | MD_SVALID
|
|
- MTSPR_CPU6(SPRN_MD_TWC, r10, r3)
|
|
|
|
|
|
+ MTSPR_CPU6(SPRN_MD_TWC, r10, r11)
|
|
mfspr r10, SPRN_IMMR /* Get current IMMR */
|
|
mfspr r10, SPRN_IMMR /* Get current IMMR */
|
|
rlwinm r10, r10, 0, 0xfff80000 /* Get 512 kbytes boundary */
|
|
rlwinm r10, r10, 0, 0xfff80000 /* Get 512 kbytes boundary */
|
|
ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SHARED | _PAGE_DIRTY | \
|
|
ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SHARED | _PAGE_DIRTY | \
|
|
_PAGE_PRESENT | _PAGE_NO_CACHE
|
|
_PAGE_PRESENT | _PAGE_NO_CACHE
|
|
- MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
|
|
|
|
|
|
+ MTSPR_CPU6(SPRN_MD_RPN, r10, r11) /* Update TLB entry */
|
|
|
|
|
|
li r11, RPN_PATTERN
|
|
li r11, RPN_PATTERN
|
|
- mfspr r3, SPRN_SPRG_SCRATCH2
|
|
|
|
mtspr SPRN_DAR, r11 /* Tag DAR */
|
|
mtspr SPRN_DAR, r11 /* Tag DAR */
|
|
EXCEPTION_EPILOG_0
|
|
EXCEPTION_EPILOG_0
|
|
rfi
|
|
rfi
|
|
|
|
|
|
. = 0x1200
|
|
. = 0x1200
|
|
DataStoreTLBMiss:
|
|
DataStoreTLBMiss:
|
|
- mtspr SPRN_SPRG_SCRATCH2, r3
|
|
|
|
EXCEPTION_PROLOG_0
|
|
EXCEPTION_PROLOG_0
|
|
- mfcr r3
|
|
|
|
|
|
+ mfcr r10
|
|
|
|
|
|
/* If we are faulting a kernel address, we have to use the
|
|
/* If we are faulting a kernel address, we have to use the
|
|
* kernel page tables.
|
|
* kernel page tables.
|
|
*/
|
|
*/
|
|
- mfspr r10, SPRN_MD_EPN
|
|
|
|
- IS_KERNEL(r11, r10)
|
|
|
|
- mfspr r11, SPRN_M_TW /* Get level 1 table */
|
|
|
|
- BRANCH_UNLESS_KERNEL(3f)
|
|
|
|
-
|
|
|
|
- rlwinm r11, r10, 16, 0xfff8
|
|
|
|
|
|
+ mfspr r11, SPRN_MD_EPN
|
|
|
|
+ rlwinm r11, r11, 16, 0xfff8
|
|
#ifndef CONFIG_PIN_TLB
|
|
#ifndef CONFIG_PIN_TLB
|
|
cmpli cr0, r11, VIRT_IMMR_BASE@h
|
|
cmpli cr0, r11, VIRT_IMMR_BASE@h
|
|
|
|
+#endif
|
|
|
|
+ cmpli cr7, r11, PAGE_OFFSET@h
|
|
|
|
+#ifndef CONFIG_PIN_TLB
|
|
_ENTRY(DTLBMiss_jmp)
|
|
_ENTRY(DTLBMiss_jmp)
|
|
beq- DTLBMissIMMR
|
|
beq- DTLBMissIMMR
|
|
#endif
|
|
#endif
|
|
|
|
+ bge- cr7, 4f
|
|
|
|
|
|
- lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
|
|
|
|
|
|
+ mfspr r11, SPRN_M_TW /* Get level 1 table */
|
|
3:
|
|
3:
|
|
|
|
+ mtcr r10
|
|
|
|
+#ifdef CONFIG_8xx_CPU6
|
|
|
|
+ mtspr SPRN_SPRG_SCRATCH2, r3
|
|
|
|
+#endif
|
|
|
|
+ mfspr r10, SPRN_MD_EPN
|
|
|
|
|
|
/* Insert level 1 index */
|
|
/* Insert level 1 index */
|
|
rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
|
|
rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
|
|
lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
|
|
lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
|
|
- mtcr r11
|
|
|
|
- bt- 28,DTLBMiss8M /* bit 28 = Large page (8M) */
|
|
|
|
- mtcr r3
|
|
|
|
|
|
|
|
/* We have a pte table, so load fetch the pte from the table.
|
|
/* We have a pte table, so load fetch the pte from the table.
|
|
*/
|
|
*/
|
|
@@ -482,29 +482,30 @@ _ENTRY(DTLBMiss_jmp)
|
|
MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
|
|
MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
|
|
|
|
|
|
/* Restore registers */
|
|
/* Restore registers */
|
|
|
|
+#ifdef CONFIG_8xx_CPU6
|
|
mfspr r3, SPRN_SPRG_SCRATCH2
|
|
mfspr r3, SPRN_SPRG_SCRATCH2
|
|
|
|
+#endif
|
|
mtspr SPRN_DAR, r11 /* Tag DAR */
|
|
mtspr SPRN_DAR, r11 /* Tag DAR */
|
|
EXCEPTION_EPILOG_0
|
|
EXCEPTION_EPILOG_0
|
|
rfi
|
|
rfi
|
|
|
|
|
|
-DTLBMiss8M:
|
|
|
|
- mtcr r3
|
|
|
|
- ori r11, r11, MD_SVALID
|
|
|
|
- MTSPR_CPU6(SPRN_MD_TWC, r11, r3)
|
|
|
|
-#ifdef CONFIG_PPC_16K_PAGES
|
|
|
|
- /*
|
|
|
|
- * In 16k pages mode, each PGD entry defines a 64M block.
|
|
|
|
- * Here we select the 8M page within the block.
|
|
|
|
- */
|
|
|
|
- rlwimi r11, r10, 0, 0x03800000
|
|
|
|
-#endif
|
|
|
|
- rlwinm r10, r11, 0, 0xff800000
|
|
|
|
|
|
+4:
|
|
|
|
+_ENTRY(DTLBMiss_cmp)
|
|
|
|
+ cmpli cr0, r11, PAGE_OFFSET@h
|
|
|
|
+ lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
|
|
|
|
+ bge- 3b
|
|
|
|
+
|
|
|
|
+ mtcr r10
|
|
|
|
+ /* Set 8M byte page and mark it valid */
|
|
|
|
+ li r10, MD_PS8MEG | MD_SVALID
|
|
|
|
+ MTSPR_CPU6(SPRN_MD_TWC, r10, r11)
|
|
|
|
+ mfspr r10, SPRN_MD_EPN
|
|
|
|
+ rlwinm r10, r10, 0, 0x0f800000 /* 8xx supports max 256Mb RAM */
|
|
ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SHARED | _PAGE_DIRTY | \
|
|
ori r10, r10, 0xf0 | MD_SPS16K | _PAGE_SHARED | _PAGE_DIRTY | \
|
|
_PAGE_PRESENT
|
|
_PAGE_PRESENT
|
|
- MTSPR_CPU6(SPRN_MD_RPN, r10, r3) /* Update TLB entry */
|
|
|
|
|
|
+ MTSPR_CPU6(SPRN_MD_RPN, r10, r11) /* Update TLB entry */
|
|
|
|
|
|
li r11, RPN_PATTERN
|
|
li r11, RPN_PATTERN
|
|
- mfspr r3, SPRN_SPRG_SCRATCH2
|
|
|
|
mtspr SPRN_DAR, r11 /* Tag DAR */
|
|
mtspr SPRN_DAR, r11 /* Tag DAR */
|
|
EXCEPTION_EPILOG_0
|
|
EXCEPTION_EPILOG_0
|
|
rfi
|
|
rfi
|
|
@@ -583,12 +584,14 @@ FixupDAR:/* Entry point for dcbx workaround. */
|
|
IS_KERNEL(r11, r10)
|
|
IS_KERNEL(r11, r10)
|
|
mfspr r11, SPRN_M_TW /* Get level 1 table */
|
|
mfspr r11, SPRN_M_TW /* Get level 1 table */
|
|
BRANCH_UNLESS_KERNEL(3f)
|
|
BRANCH_UNLESS_KERNEL(3f)
|
|
|
|
+ rlwinm r11, r10, 16, 0xfff8
|
|
|
|
+_ENTRY(FixupDAR_cmp)
|
|
|
|
+ cmpli cr7, r11, PAGE_OFFSET@h
|
|
|
|
+ blt- cr7, 200f
|
|
lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
|
|
lis r11, (swapper_pg_dir-PAGE_OFFSET)@ha
|
|
/* Insert level 1 index */
|
|
/* Insert level 1 index */
|
|
3: rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
|
|
3: rlwimi r11, r10, 32 - ((PAGE_SHIFT - 2) << 1), (PAGE_SHIFT - 2) << 1, 29
|
|
lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
|
|
lwz r11, (swapper_pg_dir-PAGE_OFFSET)@l(r11) /* Get the level 1 entry */
|
|
- mtcr r11
|
|
|
|
- bt 28,200f /* bit 28 = Large page (8M) */
|
|
|
|
rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
|
|
rlwinm r11, r11,0,0,19 /* Extract page descriptor page address */
|
|
/* Insert level 2 index */
|
|
/* Insert level 2 index */
|
|
rlwimi r11, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
|
|
rlwimi r11, r10, 32 - (PAGE_SHIFT - 2), 32 - PAGE_SHIFT, 29
|
|
@@ -614,8 +617,8 @@ FixupDAR:/* Entry point for dcbx workaround. */
|
|
141: mfspr r10,SPRN_SPRG_SCRATCH2
|
|
141: mfspr r10,SPRN_SPRG_SCRATCH2
|
|
b DARFixed /* Nope, go back to normal TLB processing */
|
|
b DARFixed /* Nope, go back to normal TLB processing */
|
|
|
|
|
|
- /* concat physical page address(r11) and page offset(r10) */
|
|
|
|
-200: rlwimi r11, r10, 0, 32 - (PAGE_SHIFT << 1), 31
|
|
|
|
|
|
+ /* create physical page address from effective address */
|
|
|
|
+200: tophys(r11, r10)
|
|
b 201b
|
|
b 201b
|
|
|
|
|
|
144: mfspr r10, SPRN_DSISR
|
|
144: mfspr r10, SPRN_DSISR
|