|
@@ -13,10 +13,10 @@
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <0>;
|
|
#size-cells = <0>;
|
|
interrupts = <1 9 0xf04>;
|
|
interrupts = <1 9 0xf04>;
|
|
- compatible = "qcom,krait";
|
|
|
|
- enable-method = "qcom,kpss-acc-v2";
|
|
|
|
|
|
|
|
cpu@0 {
|
|
cpu@0 {
|
|
|
|
+ compatible = "qcom,krait";
|
|
|
|
+ enable-method = "qcom,kpss-acc-v2";
|
|
device_type = "cpu";
|
|
device_type = "cpu";
|
|
reg = <0>;
|
|
reg = <0>;
|
|
next-level-cache = <&L2>;
|
|
next-level-cache = <&L2>;
|
|
@@ -24,6 +24,8 @@
|
|
};
|
|
};
|
|
|
|
|
|
cpu@1 {
|
|
cpu@1 {
|
|
|
|
+ compatible = "qcom,krait";
|
|
|
|
+ enable-method = "qcom,kpss-acc-v2";
|
|
device_type = "cpu";
|
|
device_type = "cpu";
|
|
reg = <1>;
|
|
reg = <1>;
|
|
next-level-cache = <&L2>;
|
|
next-level-cache = <&L2>;
|
|
@@ -31,6 +33,8 @@
|
|
};
|
|
};
|
|
|
|
|
|
cpu@2 {
|
|
cpu@2 {
|
|
|
|
+ compatible = "qcom,krait";
|
|
|
|
+ enable-method = "qcom,kpss-acc-v2";
|
|
device_type = "cpu";
|
|
device_type = "cpu";
|
|
reg = <2>;
|
|
reg = <2>;
|
|
next-level-cache = <&L2>;
|
|
next-level-cache = <&L2>;
|
|
@@ -38,6 +42,8 @@
|
|
};
|
|
};
|
|
|
|
|
|
cpu@3 {
|
|
cpu@3 {
|
|
|
|
+ compatible = "qcom,krait";
|
|
|
|
+ enable-method = "qcom,kpss-acc-v2";
|
|
device_type = "cpu";
|
|
device_type = "cpu";
|
|
reg = <3>;
|
|
reg = <3>;
|
|
next-level-cache = <&L2>;
|
|
next-level-cache = <&L2>;
|
|
@@ -47,7 +53,6 @@
|
|
L2: l2-cache {
|
|
L2: l2-cache {
|
|
compatible = "cache";
|
|
compatible = "cache";
|
|
cache-level = <2>;
|
|
cache-level = <2>;
|
|
- interrupts = <0 2 0x4>;
|
|
|
|
qcom,saw = <&saw_l2>;
|
|
qcom,saw = <&saw_l2>;
|
|
};
|
|
};
|
|
};
|
|
};
|
|
@@ -57,6 +62,15 @@
|
|
interrupts = <1 7 0xf04>;
|
|
interrupts = <1 7 0xf04>;
|
|
};
|
|
};
|
|
|
|
|
|
|
|
+ timer {
|
|
|
|
+ compatible = "arm,armv7-timer";
|
|
|
|
+ interrupts = <1 2 0xf08>,
|
|
|
|
+ <1 3 0xf08>,
|
|
|
|
+ <1 4 0xf08>,
|
|
|
|
+ <1 1 0xf08>;
|
|
|
|
+ clock-frequency = <19200000>;
|
|
|
|
+ };
|
|
|
|
+
|
|
soc: soc {
|
|
soc: soc {
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
@@ -71,15 +85,6 @@
|
|
<0xf9002000 0x1000>;
|
|
<0xf9002000 0x1000>;
|
|
};
|
|
};
|
|
|
|
|
|
- timer {
|
|
|
|
- compatible = "arm,armv7-timer";
|
|
|
|
- interrupts = <1 2 0xf08>,
|
|
|
|
- <1 3 0xf08>,
|
|
|
|
- <1 4 0xf08>,
|
|
|
|
- <1 1 0xf08>;
|
|
|
|
- clock-frequency = <19200000>;
|
|
|
|
- };
|
|
|
|
-
|
|
|
|
timer@f9020000 {
|
|
timer@f9020000 {
|
|
#address-cells = <1>;
|
|
#address-cells = <1>;
|
|
#size-cells = <1>;
|
|
#size-cells = <1>;
|
|
@@ -190,6 +195,7 @@
|
|
interrupts = <0 108 0x0>;
|
|
interrupts = <0 108 0x0>;
|
|
clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
|
|
clocks = <&gcc GCC_BLSP1_UART2_APPS_CLK>, <&gcc GCC_BLSP1_AHB_CLK>;
|
|
clock-names = "core", "iface";
|
|
clock-names = "core", "iface";
|
|
|
|
+ status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
sdhci@f9824900 {
|
|
sdhci@f9824900 {
|
|
@@ -229,25 +235,6 @@
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
#interrupt-cells = <2>;
|
|
#interrupt-cells = <2>;
|
|
interrupts = <0 208 0>;
|
|
interrupts = <0 208 0>;
|
|
-
|
|
|
|
- spi8_default: spi8_default {
|
|
|
|
- mosi {
|
|
|
|
- pins = "gpio45";
|
|
|
|
- function = "blsp_spi8";
|
|
|
|
- };
|
|
|
|
- miso {
|
|
|
|
- pins = "gpio46";
|
|
|
|
- function = "blsp_spi8";
|
|
|
|
- };
|
|
|
|
- cs {
|
|
|
|
- pins = "gpio47";
|
|
|
|
- function = "blsp_spi8";
|
|
|
|
- };
|
|
|
|
- clk {
|
|
|
|
- pins = "gpio48";
|
|
|
|
- function = "blsp_spi8";
|
|
|
|
- };
|
|
|
|
- };
|
|
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|
|
};
|