|
@@ -615,21 +615,17 @@ static void intel_tlb_flushall_shift_set(struct cpuinfo_x86 *c)
|
|
|
case 0x61d: /* six-core 45 nm xeon "Dunnington" */
|
|
|
tlb_flushall_shift = -1;
|
|
|
break;
|
|
|
+ case 0x63a: /* Ivybridge */
|
|
|
+ tlb_flushall_shift = 2;
|
|
|
+ break;
|
|
|
case 0x61a: /* 45 nm nehalem, "Bloomfield" */
|
|
|
case 0x61e: /* 45 nm nehalem, "Lynnfield" */
|
|
|
case 0x625: /* 32 nm nehalem, "Clarkdale" */
|
|
|
case 0x62c: /* 32 nm nehalem, "Gulftown" */
|
|
|
case 0x62e: /* 45 nm nehalem-ex, "Beckton" */
|
|
|
case 0x62f: /* 32 nm Xeon E7 */
|
|
|
- tlb_flushall_shift = 6;
|
|
|
- break;
|
|
|
case 0x62a: /* SandyBridge */
|
|
|
case 0x62d: /* SandyBridge, "Romely-EP" */
|
|
|
- tlb_flushall_shift = 5;
|
|
|
- break;
|
|
|
- case 0x63a: /* Ivybridge */
|
|
|
- tlb_flushall_shift = 2;
|
|
|
- break;
|
|
|
default:
|
|
|
tlb_flushall_shift = 6;
|
|
|
}
|