|
@@ -1856,16 +1856,11 @@ static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *ad
|
|
|
uint32_t default_data = 0;
|
|
|
|
|
|
default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
|
|
|
-
|
|
|
- if (enable == true) {
|
|
|
- data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
|
|
|
- if(default_data != data)
|
|
|
- WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
|
|
|
- } else {
|
|
|
- data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
|
|
|
- if(default_data != data)
|
|
|
- WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
|
|
|
- }
|
|
|
+ data = REG_SET_FIELD(data, RLC_PG_CNTL,
|
|
|
+ SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
|
|
|
+ enable ? 1 : 0);
|
|
|
+ if(default_data != data)
|
|
|
+ WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
|
|
|
}
|
|
|
|
|
|
static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
|