|
@@ -823,14 +823,6 @@ static bool access_pmuserenr(struct kvm_vcpu *vcpu, struct sys_reg_params *p,
|
|
|
* Architected system registers.
|
|
|
* Important: Must be sorted ascending by Op0, Op1, CRn, CRm, Op2
|
|
|
*
|
|
|
- * We could trap ID_DFR0 and tell the guest we don't support performance
|
|
|
- * monitoring. Unfortunately the patch to make the kernel check ID_DFR0 was
|
|
|
- * NAKed, so it will read the PMCR anyway.
|
|
|
- *
|
|
|
- * Therefore we tell the guest we have 0 counters. Unfortunately, we
|
|
|
- * must always support PMCCNTR (the cycle counter): we just RAZ/WI for
|
|
|
- * all PM registers, which doesn't crash the guest kernel at least.
|
|
|
- *
|
|
|
* Debug handling: We do trap most, if not all debug related system
|
|
|
* registers. The implementation is good enough to ensure that a guest
|
|
|
* can use these with minimal performance degradation. The drawback is
|