|
@@ -639,7 +639,7 @@
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
- ssp0: ssp@66180000 {
|
|
|
|
|
|
+ ssp0: spi@66180000 {
|
|
compatible = "arm,pl022", "arm,primecell";
|
|
compatible = "arm,pl022", "arm,primecell";
|
|
reg = <0x66180000 0x1000>;
|
|
reg = <0x66180000 0x1000>;
|
|
interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 404 IRQ_TYPE_LEVEL_HIGH>;
|
|
@@ -650,7 +650,7 @@
|
|
status = "disabled";
|
|
status = "disabled";
|
|
};
|
|
};
|
|
|
|
|
|
- ssp1: ssp@66190000 {
|
|
|
|
|
|
+ ssp1: spi@66190000 {
|
|
compatible = "arm,pl022", "arm,primecell";
|
|
compatible = "arm,pl022", "arm,primecell";
|
|
reg = <0x66190000 0x1000>;
|
|
reg = <0x66190000 0x1000>;
|
|
interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
|
|
interrupts = <GIC_SPI 405 IRQ_TYPE_LEVEL_HIGH>;
|