|
@@ -212,13 +212,13 @@ PNAME(mux_sclk_macref_p) = { "mac_src", "ext_rmii" };
|
|
|
|
|
|
static struct rockchip_pll_clock rk3188_pll_clks[] __initdata = {
|
|
|
[apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK2928_PLL_CON(0),
|
|
|
- RK2928_MODE_CON, 0, 6, rk3188_pll_rates),
|
|
|
+ RK2928_MODE_CON, 0, 6, 0, rk3188_pll_rates),
|
|
|
[dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK2928_PLL_CON(4),
|
|
|
- RK2928_MODE_CON, 4, 5, NULL),
|
|
|
+ RK2928_MODE_CON, 4, 5, 0, NULL),
|
|
|
[cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK2928_PLL_CON(8),
|
|
|
- RK2928_MODE_CON, 8, 7, rk3188_pll_rates),
|
|
|
+ RK2928_MODE_CON, 8, 7, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
|
|
|
[gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK2928_PLL_CON(12),
|
|
|
- RK2928_MODE_CON, 12, 8, rk3188_pll_rates),
|
|
|
+ RK2928_MODE_CON, 12, 8, ROCKCHIP_PLL_SYNC_RATE, rk3188_pll_rates),
|
|
|
};
|
|
|
|
|
|
#define MFLAGS CLK_MUX_HIWORD_MASK
|
|
@@ -330,6 +330,15 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
|
|
|
RK2928_CLKSEL_CON(24), 8, 8, DFLAGS,
|
|
|
RK2928_CLKGATE_CON(2), 8, GFLAGS),
|
|
|
|
|
|
+ COMPOSITE_NOMUX(0, "spdif_pre", "i2s_src", 0,
|
|
|
+ RK2928_CLKSEL_CON(5), 0, 7, DFLAGS,
|
|
|
+ RK2928_CLKGATE_CON(0), 13, GFLAGS),
|
|
|
+ COMPOSITE_FRAC(0, "spdif_frac", "spdif_pll", 0,
|
|
|
+ RK2928_CLKSEL_CON(9), 0,
|
|
|
+ RK2928_CLKGATE_CON(0), 14, GFLAGS),
|
|
|
+ MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, 0,
|
|
|
+ RK2928_CLKSEL_CON(5), 8, 2, MFLAGS),
|
|
|
+
|
|
|
/*
|
|
|
* Clock-Architecture Diagram 4
|
|
|
*/
|
|
@@ -410,7 +419,7 @@ static struct rockchip_clk_branch common_clk_branches[] __initdata = {
|
|
|
/* hclk_ahb2apb is part of a clk branch */
|
|
|
GATE(0, "hclk_vio_bus", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 12, GFLAGS),
|
|
|
GATE(HCLK_LCDC0, "hclk_lcdc0", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 1, GFLAGS),
|
|
|
- GATE(HCLK_LCDC1, "hclk_lcdc1", "aclk_cpu", 0, RK2928_CLKGATE_CON(6), 2, GFLAGS),
|
|
|
+ GATE(HCLK_LCDC1, "hclk_lcdc1", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 2, GFLAGS),
|
|
|
GATE(HCLK_CIF0, "hclk_cif0", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 4, GFLAGS),
|
|
|
GATE(HCLK_IPP, "hclk_ipp", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 9, GFLAGS),
|
|
|
GATE(HCLK_RGA, "hclk_rga", "hclk_cpu", 0, RK2928_CLKGATE_CON(6), 10, GFLAGS),
|
|
@@ -577,14 +586,6 @@ static struct rockchip_clk_branch rk3066a_clk_branches[] __initdata = {
|
|
|
RK2928_CLKGATE_CON(0), 12, GFLAGS),
|
|
|
MUX(SCLK_I2S2, "sclk_i2s2", mux_sclk_i2s2_p, 0,
|
|
|
RK2928_CLKSEL_CON(4), 8, 2, MFLAGS),
|
|
|
- COMPOSITE_NOMUX(0, "spdif_pre", "i2s_src", 0,
|
|
|
- RK2928_CLKSEL_CON(5), 0, 7, DFLAGS,
|
|
|
- RK2928_CLKGATE_CON(0), 13, GFLAGS),
|
|
|
- COMPOSITE_FRAC(0, "spdif_frac", "spdif_pll", 0,
|
|
|
- RK2928_CLKSEL_CON(9), 0,
|
|
|
- RK2928_CLKGATE_CON(0), 14, GFLAGS),
|
|
|
- MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, 0,
|
|
|
- RK2928_CLKSEL_CON(5), 8, 2, MFLAGS),
|
|
|
|
|
|
GATE(HCLK_I2S1, "hclk_i2s1", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 3, GFLAGS),
|
|
|
GATE(HCLK_I2S2, "hclk_i2s2", "hclk_cpu", 0, RK2928_CLKGATE_CON(7), 4, GFLAGS),
|
|
@@ -663,7 +664,7 @@ static struct rockchip_clk_branch rk3188_clk_branches[] __initdata = {
|
|
|
RK2928_CLKSEL_CON(30), 0, 2, DFLAGS,
|
|
|
RK2928_CLKGATE_CON(3), 6, GFLAGS),
|
|
|
DIV(0, "sclk_hsicphy_12m", "sclk_hsicphy_480m", 0,
|
|
|
- RK2928_CLKGATE_CON(11), 8, 6, DFLAGS),
|
|
|
+ RK2928_CLKSEL_CON(11), 8, 6, DFLAGS),
|
|
|
|
|
|
MUX(0, "i2s_src", mux_pll_src_gpll_cpll_p, 0,
|
|
|
RK2928_CLKSEL_CON(2), 15, 1, MFLAGS),
|
|
@@ -675,14 +676,6 @@ static struct rockchip_clk_branch rk3188_clk_branches[] __initdata = {
|
|
|
RK2928_CLKGATE_CON(0), 10, GFLAGS),
|
|
|
MUX(SCLK_I2S0, "sclk_i2s0", mux_sclk_i2s0_p, 0,
|
|
|
RK2928_CLKSEL_CON(3), 8, 2, MFLAGS),
|
|
|
- COMPOSITE_NOMUX(0, "spdif_pre", "i2s_src", 0,
|
|
|
- RK2928_CLKSEL_CON(5), 0, 7, DFLAGS,
|
|
|
- RK2928_CLKGATE_CON(13), 13, GFLAGS),
|
|
|
- COMPOSITE_FRAC(0, "spdif_frac", "spdif_pll", 0,
|
|
|
- RK2928_CLKSEL_CON(9), 0,
|
|
|
- RK2928_CLKGATE_CON(0), 14, GFLAGS),
|
|
|
- MUX(SCLK_SPDIF, "sclk_spdif", mux_sclk_spdif_p, 0,
|
|
|
- RK2928_CLKSEL_CON(5), 8, 2, MFLAGS),
|
|
|
|
|
|
GATE(0, "hclk_imem0", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 14, GFLAGS),
|
|
|
GATE(0, "hclk_imem1", "hclk_cpu", 0, RK2928_CLKGATE_CON(4), 15, GFLAGS),
|