|
@@ -123,6 +123,20 @@ Detailed correlation between sub-blocks and power line according to Exynos SoC:
|
|
|--- FSYS
|
|
|--- FSYS
|
|
|--- FSYS2
|
|
|--- FSYS2
|
|
|
|
|
|
|
|
+- In case of Exynos5433, there is VDD_INT power line as following:
|
|
|
|
+ VDD_INT |--- G2D (parent device)
|
|
|
|
+ |--- MSCL
|
|
|
|
+ |--- GSCL
|
|
|
|
+ |--- JPEG
|
|
|
|
+ |--- MFC
|
|
|
|
+ |--- HEVC
|
|
|
|
+ |--- BUS0
|
|
|
|
+ |--- BUS1
|
|
|
|
+ |--- BUS2
|
|
|
|
+ |--- PERIS (Fixed clock rate)
|
|
|
|
+ |--- PERIC (Fixed clock rate)
|
|
|
|
+ |--- FSYS (Fixed clock rate)
|
|
|
|
+
|
|
Example1:
|
|
Example1:
|
|
Show the AXI buses of Exynos3250 SoC. Exynos3250 divides the buses to
|
|
Show the AXI buses of Exynos3250 SoC. Exynos3250 divides the buses to
|
|
power line (regulator). The MIF (Memory Interface) AXI bus is used to
|
|
power line (regulator). The MIF (Memory Interface) AXI bus is used to
|