|
@@ -53,11 +53,18 @@
|
|
|
};
|
|
|
};
|
|
|
|
|
|
-&ldb {
|
|
|
+&clks {
|
|
|
assigned-clocks = <&clks IMX6QDL_CLK_LDB_DI0_SEL>,
|
|
|
- <&clks IMX6QDL_CLK_LDB_DI1_SEL>;
|
|
|
- assigned-clock-parents = <&clks IMX6QDL_CLK_PLL3_USB_OTG>,
|
|
|
- <&clks IMX6QDL_CLK_PLL3_USB_OTG>;
|
|
|
+ <&clks IMX6QDL_CLK_LDB_DI1_SEL>,
|
|
|
+ <&clks IMX6QDL_CLK_IPU1_DI0_PRE_SEL>,
|
|
|
+ <&clks IMX6QDL_CLK_IPU1_DI1_PRE_SEL>;
|
|
|
+ assigned-clock-parents = <&clks IMX6QDL_CLK_PLL5_VIDEO_DIV>,
|
|
|
+ <&clks IMX6QDL_CLK_PLL5_VIDEO_DIV>,
|
|
|
+ <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
|
|
|
+ <&clks IMX6QDL_CLK_PLL2_PFD2_396M>;
|
|
|
+};
|
|
|
+
|
|
|
+&ldb {
|
|
|
fsl,dual-channel;
|
|
|
status = "okay";
|
|
|
|