|
@@ -29,14 +29,18 @@
|
|
|
|
|
|
#include "priv.h"
|
|
|
|
|
|
+struct nv50_dmaobj_priv {
|
|
|
+ struct nouveau_dmaobj base;
|
|
|
+ u32 flags0;
|
|
|
+ u32 flags5;
|
|
|
+};
|
|
|
+
|
|
|
static int
|
|
|
-nv50_dmaobj_bind(struct nouveau_dmaeng *dmaeng,
|
|
|
+nv50_dmaobj_bind(struct nouveau_dmaobj *dmaobj,
|
|
|
struct nouveau_object *parent,
|
|
|
- struct nouveau_dmaobj *dmaobj,
|
|
|
struct nouveau_gpuobj **pgpuobj)
|
|
|
{
|
|
|
- u32 flags0 = nv_mclass(dmaobj);
|
|
|
- u32 flags5 = 0x00000000;
|
|
|
+ struct nv50_dmaobj_priv *priv = (void *)dmaobj;
|
|
|
int ret;
|
|
|
|
|
|
if (!nv_iclass(parent, NV_ENGCTX_CLASS)) {
|
|
@@ -66,68 +70,107 @@ nv50_dmaobj_bind(struct nouveau_dmaeng *dmaeng,
|
|
|
}
|
|
|
}
|
|
|
|
|
|
- if (!(dmaobj->conf0 & NV50_DMA_CONF0_ENABLE)) {
|
|
|
- if (dmaobj->target == NV_MEM_TARGET_VM) {
|
|
|
- dmaobj->conf0 = NV50_DMA_CONF0_PRIV_VM;
|
|
|
- dmaobj->conf0 |= NV50_DMA_CONF0_PART_VM;
|
|
|
- dmaobj->conf0 |= NV50_DMA_CONF0_COMP_VM;
|
|
|
- dmaobj->conf0 |= NV50_DMA_CONF0_TYPE_VM;
|
|
|
+ ret = nouveau_gpuobj_new(parent, parent, 24, 32, 0, pgpuobj);
|
|
|
+ if (ret == 0) {
|
|
|
+ nv_wo32(*pgpuobj, 0x00, priv->flags0 | nv_mclass(dmaobj));
|
|
|
+ nv_wo32(*pgpuobj, 0x04, lower_32_bits(priv->base.limit));
|
|
|
+ nv_wo32(*pgpuobj, 0x08, lower_32_bits(priv->base.start));
|
|
|
+ nv_wo32(*pgpuobj, 0x0c, upper_32_bits(priv->base.limit) << 24 |
|
|
|
+ upper_32_bits(priv->base.start));
|
|
|
+ nv_wo32(*pgpuobj, 0x10, 0x00000000);
|
|
|
+ nv_wo32(*pgpuobj, 0x14, priv->flags5);
|
|
|
+ }
|
|
|
+
|
|
|
+ return ret;
|
|
|
+}
|
|
|
+
|
|
|
+static int
|
|
|
+nv50_dmaobj_ctor(struct nouveau_object *parent, struct nouveau_object *engine,
|
|
|
+ struct nouveau_oclass *oclass, void *data, u32 size,
|
|
|
+ struct nouveau_object **pobject)
|
|
|
+{
|
|
|
+ struct nouveau_dmaeng *dmaeng = (void *)engine;
|
|
|
+ struct nv50_dmaobj_priv *priv;
|
|
|
+ union {
|
|
|
+ u32 conf0;
|
|
|
+ } *args;
|
|
|
+ int ret;
|
|
|
+
|
|
|
+ ret = nvkm_dmaobj_create(parent, engine, oclass, &data, &size, &priv);
|
|
|
+ *pobject = nv_object(priv);
|
|
|
+ if (ret)
|
|
|
+ return ret;
|
|
|
+ args = data;
|
|
|
+
|
|
|
+ if (!(args->conf0 & NV50_DMA_CONF0_ENABLE)) {
|
|
|
+ if (priv->base.target == NV_MEM_TARGET_VM) {
|
|
|
+ args->conf0 = NV50_DMA_CONF0_PRIV_VM;
|
|
|
+ args->conf0 |= NV50_DMA_CONF0_PART_VM;
|
|
|
+ args->conf0 |= NV50_DMA_CONF0_COMP_VM;
|
|
|
+ args->conf0 |= NV50_DMA_CONF0_TYPE_VM;
|
|
|
} else {
|
|
|
- dmaobj->conf0 = NV50_DMA_CONF0_PRIV_US;
|
|
|
- dmaobj->conf0 |= NV50_DMA_CONF0_PART_256;
|
|
|
- dmaobj->conf0 |= NV50_DMA_CONF0_COMP_NONE;
|
|
|
- dmaobj->conf0 |= NV50_DMA_CONF0_TYPE_LINEAR;
|
|
|
+ args->conf0 = NV50_DMA_CONF0_PRIV_US;
|
|
|
+ args->conf0 |= NV50_DMA_CONF0_PART_256;
|
|
|
+ args->conf0 |= NV50_DMA_CONF0_COMP_NONE;
|
|
|
+ args->conf0 |= NV50_DMA_CONF0_TYPE_LINEAR;
|
|
|
}
|
|
|
}
|
|
|
|
|
|
- flags0 |= (dmaobj->conf0 & NV50_DMA_CONF0_COMP) << 22;
|
|
|
- flags0 |= (dmaobj->conf0 & NV50_DMA_CONF0_TYPE) << 22;
|
|
|
- flags0 |= (dmaobj->conf0 & NV50_DMA_CONF0_PRIV);
|
|
|
- flags5 |= (dmaobj->conf0 & NV50_DMA_CONF0_PART);
|
|
|
+ priv->flags0 |= (args->conf0 & NV50_DMA_CONF0_COMP) << 22;
|
|
|
+ priv->flags0 |= (args->conf0 & NV50_DMA_CONF0_TYPE) << 22;
|
|
|
+ priv->flags0 |= (args->conf0 & NV50_DMA_CONF0_PRIV);
|
|
|
+ priv->flags5 |= (args->conf0 & NV50_DMA_CONF0_PART);
|
|
|
|
|
|
- switch (dmaobj->target) {
|
|
|
+ switch (priv->base.target) {
|
|
|
case NV_MEM_TARGET_VM:
|
|
|
- flags0 |= 0x00000000;
|
|
|
+ priv->flags0 |= 0x00000000;
|
|
|
break;
|
|
|
case NV_MEM_TARGET_VRAM:
|
|
|
- flags0 |= 0x00010000;
|
|
|
+ priv->flags0 |= 0x00010000;
|
|
|
break;
|
|
|
case NV_MEM_TARGET_PCI:
|
|
|
- flags0 |= 0x00020000;
|
|
|
+ priv->flags0 |= 0x00020000;
|
|
|
break;
|
|
|
case NV_MEM_TARGET_PCI_NOSNOOP:
|
|
|
- flags0 |= 0x00030000;
|
|
|
+ priv->flags0 |= 0x00030000;
|
|
|
break;
|
|
|
default:
|
|
|
return -EINVAL;
|
|
|
}
|
|
|
|
|
|
- switch (dmaobj->access) {
|
|
|
+ switch (priv->base.access) {
|
|
|
case NV_MEM_ACCESS_VM:
|
|
|
break;
|
|
|
case NV_MEM_ACCESS_RO:
|
|
|
- flags0 |= 0x00040000;
|
|
|
+ priv->flags0 |= 0x00040000;
|
|
|
break;
|
|
|
case NV_MEM_ACCESS_WO:
|
|
|
case NV_MEM_ACCESS_RW:
|
|
|
- flags0 |= 0x00080000;
|
|
|
+ priv->flags0 |= 0x00080000;
|
|
|
break;
|
|
|
+ default:
|
|
|
+ return -EINVAL;
|
|
|
}
|
|
|
|
|
|
- ret = nouveau_gpuobj_new(parent, parent, 24, 32, 0, pgpuobj);
|
|
|
- if (ret == 0) {
|
|
|
- nv_wo32(*pgpuobj, 0x00, flags0);
|
|
|
- nv_wo32(*pgpuobj, 0x04, lower_32_bits(dmaobj->limit));
|
|
|
- nv_wo32(*pgpuobj, 0x08, lower_32_bits(dmaobj->start));
|
|
|
- nv_wo32(*pgpuobj, 0x0c, upper_32_bits(dmaobj->limit) << 24 |
|
|
|
- upper_32_bits(dmaobj->start));
|
|
|
- nv_wo32(*pgpuobj, 0x10, 0x00000000);
|
|
|
- nv_wo32(*pgpuobj, 0x14, flags5);
|
|
|
- }
|
|
|
-
|
|
|
- return ret;
|
|
|
+ return dmaeng->bind(&priv->base, nv_object(priv), (void *)pobject);
|
|
|
}
|
|
|
|
|
|
+static struct nouveau_ofuncs
|
|
|
+nv50_dmaobj_ofuncs = {
|
|
|
+ .ctor = nv50_dmaobj_ctor,
|
|
|
+ .dtor = _nvkm_dmaobj_dtor,
|
|
|
+ .init = _nvkm_dmaobj_init,
|
|
|
+ .fini = _nvkm_dmaobj_fini,
|
|
|
+};
|
|
|
+
|
|
|
+static struct nouveau_oclass
|
|
|
+nv50_dmaeng_sclass[] = {
|
|
|
+ { NV_DMA_FROM_MEMORY_CLASS, &nv50_dmaobj_ofuncs },
|
|
|
+ { NV_DMA_TO_MEMORY_CLASS, &nv50_dmaobj_ofuncs },
|
|
|
+ { NV_DMA_IN_MEMORY_CLASS, &nv50_dmaobj_ofuncs },
|
|
|
+ {}
|
|
|
+};
|
|
|
+
|
|
|
struct nouveau_oclass *
|
|
|
nv50_dmaeng_oclass = &(struct nvkm_dmaeng_impl) {
|
|
|
.base.handle = NV_ENGINE(DMAOBJ, 0x50),
|
|
@@ -137,5 +180,6 @@ nv50_dmaeng_oclass = &(struct nvkm_dmaeng_impl) {
|
|
|
.init = _nvkm_dmaeng_init,
|
|
|
.fini = _nvkm_dmaeng_fini,
|
|
|
},
|
|
|
+ .sclass = nv50_dmaeng_sclass,
|
|
|
.bind = nv50_dmaobj_bind,
|
|
|
}.base;
|