|
@@ -18,6 +18,7 @@
|
|
|
|
|
|
#include <asm/cputype.h>
|
|
|
#include <asm/cpufeature.h>
|
|
|
+#include <asm/virt.h>
|
|
|
|
|
|
#ifdef __KERNEL__
|
|
|
|
|
@@ -35,10 +36,21 @@ struct arch_hw_breakpoint {
|
|
|
struct arch_hw_breakpoint_ctrl ctrl;
|
|
|
};
|
|
|
|
|
|
+/* Privilege Levels */
|
|
|
+#define AARCH64_BREAKPOINT_EL1 1
|
|
|
+#define AARCH64_BREAKPOINT_EL0 2
|
|
|
+
|
|
|
+#define DBG_HMC_HYP (1 << 13)
|
|
|
+
|
|
|
static inline u32 encode_ctrl_reg(struct arch_hw_breakpoint_ctrl ctrl)
|
|
|
{
|
|
|
- return (ctrl.len << 5) | (ctrl.type << 3) | (ctrl.privilege << 1) |
|
|
|
+ u32 val = (ctrl.len << 5) | (ctrl.type << 3) | (ctrl.privilege << 1) |
|
|
|
ctrl.enabled;
|
|
|
+
|
|
|
+ if (is_kernel_in_hyp_mode() && ctrl.privilege == AARCH64_BREAKPOINT_EL1)
|
|
|
+ val |= DBG_HMC_HYP;
|
|
|
+
|
|
|
+ return val;
|
|
|
}
|
|
|
|
|
|
static inline void decode_ctrl_reg(u32 reg,
|
|
@@ -61,10 +73,6 @@ static inline void decode_ctrl_reg(u32 reg,
|
|
|
#define ARM_BREAKPOINT_STORE 2
|
|
|
#define AARCH64_ESR_ACCESS_MASK (1 << 6)
|
|
|
|
|
|
-/* Privilege Levels */
|
|
|
-#define AARCH64_BREAKPOINT_EL1 1
|
|
|
-#define AARCH64_BREAKPOINT_EL0 2
|
|
|
-
|
|
|
/* Lengths */
|
|
|
#define ARM_BREAKPOINT_LEN_1 0x1
|
|
|
#define ARM_BREAKPOINT_LEN_2 0x3
|