|
@@ -79,11 +79,47 @@
|
|
|
clocks = <&chip CLKID_TWD>;
|
|
|
};
|
|
|
|
|
|
+ eth1: ethernet@b90000 {
|
|
|
+ compatible = "marvell,pxa168-eth";
|
|
|
+ reg = <0xb90000 0x10000>;
|
|
|
+ clocks = <&chip CLKID_GETH1>;
|
|
|
+ interrupts = <GIC_SPI 24 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ /* set by bootloader */
|
|
|
+ local-mac-address = [00 00 00 00 00 00];
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ phy-connection-type = "mii";
|
|
|
+ phy-handle = <ðphy1>;
|
|
|
+ status = "disabled";
|
|
|
+
|
|
|
+ ethphy1: ethernet-phy@0 {
|
|
|
+ reg = <0>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
cpu-ctrl@dd0000 {
|
|
|
compatible = "marvell,berlin-cpu-ctrl";
|
|
|
reg = <0xdd0000 0x10000>;
|
|
|
};
|
|
|
|
|
|
+ eth0: ethernet@e50000 {
|
|
|
+ compatible = "marvell,pxa168-eth";
|
|
|
+ reg = <0xe50000 0x10000>;
|
|
|
+ clocks = <&chip CLKID_GETH0>;
|
|
|
+ interrupts = <GIC_SPI 8 IRQ_TYPE_LEVEL_HIGH>;
|
|
|
+ /* set by bootloader */
|
|
|
+ local-mac-address = [00 00 00 00 00 00];
|
|
|
+ #address-cells = <1>;
|
|
|
+ #size-cells = <0>;
|
|
|
+ phy-connection-type = "mii";
|
|
|
+ phy-handle = <ðphy0>;
|
|
|
+ status = "disabled";
|
|
|
+
|
|
|
+ ethphy0: ethernet-phy@0 {
|
|
|
+ reg = <0>;
|
|
|
+ };
|
|
|
+ };
|
|
|
+
|
|
|
apb@e80000 {
|
|
|
compatible = "simple-bus";
|
|
|
#address-cells = <1>;
|