|
@@ -657,7 +657,8 @@ static int i915_drm_suspend_late(struct drm_device *drm_dev, bool hibernation)
|
|
|
|
|
|
disable_rpm_wakeref_asserts(dev_priv);
|
|
|
|
|
|
- fw_csr = suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
|
|
|
+ fw_csr = !IS_BROXTON(dev_priv) &&
|
|
|
+ suspend_to_idle(dev_priv) && dev_priv->csr.dmc_payload;
|
|
|
/*
|
|
|
* In case of firmware assisted context save/restore don't manually
|
|
|
* deinit the power domains. This also means the CSR/DMC firmware will
|
|
@@ -837,7 +838,8 @@ static int i915_drm_resume_early(struct drm_device *dev)
|
|
|
|
|
|
intel_uncore_sanitize(dev);
|
|
|
|
|
|
- if (!(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
|
|
|
+ if (IS_BROXTON(dev_priv) ||
|
|
|
+ !(dev_priv->suspended_to_idle && dev_priv->csr.dmc_payload))
|
|
|
intel_power_domains_init_hw(dev_priv, true);
|
|
|
|
|
|
out:
|