|
@@ -24,6 +24,7 @@
|
|
|
#include <linux/export.h>
|
|
|
#include <linux/clk/tegra.h>
|
|
|
#include <dt-bindings/clock/tegra124-car.h>
|
|
|
+#include <dt-bindings/reset/tegra124-car.h>
|
|
|
|
|
|
#include "clk.h"
|
|
|
#include "clk-id.h"
|
|
@@ -39,6 +40,9 @@
|
|
|
#define CLK_SOURCE_CSITE 0x1d4
|
|
|
#define CLK_SOURCE_EMC 0x19c
|
|
|
|
|
|
+#define RST_DFLL_DVCO 0x2f4
|
|
|
+#define DVFS_DFLL_RESET_SHIFT 0
|
|
|
+
|
|
|
#define PLLC_BASE 0x80
|
|
|
#define PLLC_OUT 0x84
|
|
|
#define PLLC_MISC2 0x88
|
|
@@ -1414,6 +1418,68 @@ static void __init tegra124_clock_apply_init_table(void)
|
|
|
tegra_init_from_table(tegra124_init_table, clks, TEGRA124_CLK_CLK_MAX);
|
|
|
}
|
|
|
|
|
|
+/**
|
|
|
+ * tegra124_car_barrier - wait for pending writes to the CAR to complete
|
|
|
+ *
|
|
|
+ * Wait for any outstanding writes to the CAR MMIO space from this CPU
|
|
|
+ * to complete before continuing execution. No return value.
|
|
|
+ */
|
|
|
+static void tegra124_car_barrier(void)
|
|
|
+{
|
|
|
+ readl_relaxed(clk_base + RST_DFLL_DVCO);
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * tegra124_clock_assert_dfll_dvco_reset - assert the DFLL's DVCO reset
|
|
|
+ *
|
|
|
+ * Assert the reset line of the DFLL's DVCO. No return value.
|
|
|
+ */
|
|
|
+void tegra124_clock_assert_dfll_dvco_reset(void)
|
|
|
+{
|
|
|
+ u32 v;
|
|
|
+
|
|
|
+ v = readl_relaxed(clk_base + RST_DFLL_DVCO);
|
|
|
+ v |= (1 << DVFS_DFLL_RESET_SHIFT);
|
|
|
+ writel_relaxed(v, clk_base + RST_DFLL_DVCO);
|
|
|
+ tegra124_car_barrier();
|
|
|
+}
|
|
|
+
|
|
|
+/**
|
|
|
+ * tegra124_clock_deassert_dfll_dvco_reset - deassert the DFLL's DVCO reset
|
|
|
+ *
|
|
|
+ * Deassert the reset line of the DFLL's DVCO, allowing the DVCO to
|
|
|
+ * operate. No return value.
|
|
|
+ */
|
|
|
+void tegra124_clock_deassert_dfll_dvco_reset(void)
|
|
|
+{
|
|
|
+ u32 v;
|
|
|
+
|
|
|
+ v = readl_relaxed(clk_base + RST_DFLL_DVCO);
|
|
|
+ v &= ~(1 << DVFS_DFLL_RESET_SHIFT);
|
|
|
+ writel_relaxed(v, clk_base + RST_DFLL_DVCO);
|
|
|
+ tegra124_car_barrier();
|
|
|
+}
|
|
|
+
|
|
|
+int tegra124_reset_assert(unsigned long id)
|
|
|
+{
|
|
|
+ if (id == TEGRA124_RST_DFLL_DVCO)
|
|
|
+ tegra124_clock_assert_dfll_dvco_reset();
|
|
|
+ else
|
|
|
+ return -EINVAL;
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
+int tegra124_reset_deassert(unsigned long id)
|
|
|
+{
|
|
|
+ if (id == TEGRA124_RST_DFLL_DVCO)
|
|
|
+ tegra124_clock_deassert_dfll_dvco_reset();
|
|
|
+ else
|
|
|
+ return -EINVAL;
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
/**
|
|
|
* tegra132_clock_apply_init_table - initialize clocks on Tegra132 SoCs
|
|
|
*
|
|
@@ -1499,6 +1565,8 @@ static void __init tegra124_132_clock_init_post(struct device_node *np)
|
|
|
{
|
|
|
tegra_super_clk_gen4_init(clk_base, pmc_base, tegra124_clks,
|
|
|
&pll_x_params);
|
|
|
+ tegra_init_special_resets(1, tegra124_reset_assert,
|
|
|
+ tegra124_reset_deassert);
|
|
|
tegra_add_of_provider(np);
|
|
|
|
|
|
clks[TEGRA124_CLK_EMC] = tegra_clk_register_emc(clk_base, np,
|