|
@@ -61,6 +61,16 @@
|
|
#define GICD_CTLR_ENABLE_G1A (1U << 1)
|
|
#define GICD_CTLR_ENABLE_G1A (1U << 1)
|
|
#define GICD_CTLR_ENABLE_G1 (1U << 0)
|
|
#define GICD_CTLR_ENABLE_G1 (1U << 0)
|
|
|
|
|
|
|
|
+#define GICD_IIDR_IMPLEMENTER_SHIFT 0
|
|
|
|
+#define GICD_IIDR_IMPLEMENTER_MASK (0xfff << GICD_IIDR_IMPLEMENTER_SHIFT)
|
|
|
|
+#define GICD_IIDR_REVISION_SHIFT 12
|
|
|
|
+#define GICD_IIDR_REVISION_MASK (0xf << GICD_IIDR_REVISION_SHIFT)
|
|
|
|
+#define GICD_IIDR_VARIANT_SHIFT 16
|
|
|
|
+#define GICD_IIDR_VARIANT_MASK (0xf << GICD_IIDR_VARIANT_SHIFT)
|
|
|
|
+#define GICD_IIDR_PRODUCT_ID_SHIFT 24
|
|
|
|
+#define GICD_IIDR_PRODUCT_ID_MASK (0xff << GICD_IIDR_PRODUCT_ID_SHIFT)
|
|
|
|
+
|
|
|
|
+
|
|
/*
|
|
/*
|
|
* In systems with a single security state (what we emulate in KVM)
|
|
* In systems with a single security state (what we emulate in KVM)
|
|
* the meaning of the interrupt group enable bits is slightly different
|
|
* the meaning of the interrupt group enable bits is slightly different
|