|
@@ -38,7 +38,7 @@
|
|
uart0 = &uart0;
|
|
uart0 = &uart0;
|
|
};
|
|
};
|
|
|
|
|
|
- cpu_intc: cpu_intc {
|
|
|
|
|
|
+ cpu_intc: interrupt-controller {
|
|
#address-cells = <0>;
|
|
#address-cells = <0>;
|
|
compatible = "mti,cpu-interrupt-controller";
|
|
compatible = "mti,cpu-interrupt-controller";
|
|
|
|
|
|
@@ -67,7 +67,7 @@
|
|
compatible = "simple-bus";
|
|
compatible = "simple-bus";
|
|
ranges = <0 0x10000000 0x01000000>;
|
|
ranges = <0 0x10000000 0x01000000>;
|
|
|
|
|
|
- periph_intc: periph_intc@41b500 {
|
|
|
|
|
|
+ periph_intc: interrupt-controller@41b500 {
|
|
compatible = "brcm,bcm7038-l1-intc";
|
|
compatible = "brcm,bcm7038-l1-intc";
|
|
reg = <0x41b500 0x40>, <0x41b600 0x40>,
|
|
reg = <0x41b500 0x40>, <0x41b600 0x40>,
|
|
<0x41b700 0x40>, <0x41b800 0x40>;
|
|
<0x41b700 0x40>, <0x41b800 0x40>;
|
|
@@ -79,7 +79,7 @@
|
|
interrupts = <2>, <3>, <2>, <3>;
|
|
interrupts = <2>, <3>, <2>, <3>;
|
|
};
|
|
};
|
|
|
|
|
|
- sun_l2_intc: sun_l2_intc@403000 {
|
|
|
|
|
|
+ sun_l2_intc: interrupt-controller@403000 {
|
|
compatible = "brcm,l2-intc";
|
|
compatible = "brcm,l2-intc";
|
|
reg = <0x403000 0x30>;
|
|
reg = <0x403000 0x30>;
|
|
interrupt-controller;
|
|
interrupt-controller;
|
|
@@ -104,7 +104,7 @@
|
|
"scpu";
|
|
"scpu";
|
|
};
|
|
};
|
|
|
|
|
|
- upg_irq0_intc: upg_irq0_intc@406780 {
|
|
|
|
|
|
+ upg_irq0_intc: interrupt-controller@406780 {
|
|
compatible = "brcm,bcm7120-l2-intc";
|
|
compatible = "brcm,bcm7120-l2-intc";
|
|
reg = <0x406780 0x8>;
|
|
reg = <0x406780 0x8>;
|
|
|
|
|
|
@@ -119,7 +119,7 @@
|
|
interrupt-names = "upg_main", "upg_bsc";
|
|
interrupt-names = "upg_main", "upg_bsc";
|
|
};
|
|
};
|
|
|
|
|
|
- upg_aon_irq0_intc: upg_aon_irq0_intc@409480 {
|
|
|
|
|
|
+ upg_aon_irq0_intc: interrupt-controller@409480 {
|
|
compatible = "brcm,bcm7120-l2-intc";
|
|
compatible = "brcm,bcm7120-l2-intc";
|
|
reg = <0x409480 0x8>;
|
|
reg = <0x409480 0x8>;
|
|
|
|
|