|
@@ -89,8 +89,6 @@ enum bxtwc_irqs_level2 {
|
|
|
BXTWC_USBC_IRQ,
|
|
|
BXTWC_CHGR0_IRQ,
|
|
|
BXTWC_CHGR1_IRQ,
|
|
|
- BXTWC_GPIO0_IRQ,
|
|
|
- BXTWC_GPIO1_IRQ,
|
|
|
BXTWC_CRIT_IRQ,
|
|
|
};
|
|
|
|
|
@@ -116,8 +114,6 @@ static const struct regmap_irq bxtwc_regmap_irqs_level2[] = {
|
|
|
REGMAP_IRQ_REG(BXTWC_USBC_IRQ, 2, BIT(5)),
|
|
|
REGMAP_IRQ_REG(BXTWC_CHGR0_IRQ, 2, 0x1f),
|
|
|
REGMAP_IRQ_REG(BXTWC_CHGR1_IRQ, 3, 0x1f),
|
|
|
- REGMAP_IRQ_REG(BXTWC_GPIO0_IRQ, 4, 0xff),
|
|
|
- REGMAP_IRQ_REG(BXTWC_GPIO1_IRQ, 5, 0x3f),
|
|
|
REGMAP_IRQ_REG(BXTWC_CRIT_IRQ, 6, 0x03),
|
|
|
};
|
|
|
|
|
@@ -153,8 +149,7 @@ static struct regmap_irq_chip bxtwc_regmap_irq_chip_tmu = {
|
|
|
};
|
|
|
|
|
|
static struct resource gpio_resources[] = {
|
|
|
- DEFINE_RES_IRQ_NAMED(BXTWC_GPIO0_IRQ, "GPIO0"),
|
|
|
- DEFINE_RES_IRQ_NAMED(BXTWC_GPIO1_IRQ, "GPIO1"),
|
|
|
+ DEFINE_RES_IRQ_NAMED(BXTWC_GPIO_LVL1_IRQ, "GPIO"),
|
|
|
};
|
|
|
|
|
|
static struct resource adc_resources[] = {
|