|
@@ -27,14 +27,7 @@
|
|
|
#if defined(CONFIG_CPU_EXYNOS4210)
|
|
|
static const struct exynos_tmu_registers exynos4210_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_temp = EXYNOS4210_TMU_REG_THRESHOLD_TEMP,
|
|
@@ -46,7 +39,6 @@ static const struct exynos_tmu_registers exynos4210_tmu_registers = {
|
|
|
.inten_rise3_shift = EXYNOS_TMU_INTEN_RISE3_SHIFT,
|
|
|
.tmu_intstat = EXYNOS_TMU_REG_INTSTAT,
|
|
|
.tmu_intclear = EXYNOS_TMU_REG_INTCLEAR,
|
|
|
- .intclr_rise_mask = EXYNOS4210_TMU_TRIG_LEVEL_MASK,
|
|
|
};
|
|
|
|
|
|
struct exynos_tmu_init_data const exynos4210_default_tmu_data = {
|
|
@@ -64,6 +56,7 @@ struct exynos_tmu_init_data const exynos4210_default_tmu_data = {
|
|
|
.trigger_type[1] = THROTTLE_ACTIVE,
|
|
|
.trigger_type[2] = SW_TRIP,
|
|
|
.max_trigger_level = 4,
|
|
|
+ .non_hw_trigger_levels = 3,
|
|
|
.gain = 15,
|
|
|
.reference_voltage = 7,
|
|
|
.cal_type = TYPE_ONE_POINT_TRIMMING,
|
|
@@ -93,18 +86,14 @@ struct exynos_tmu_init_data const exynos4210_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS3250)
|
|
|
static const struct exynos_tmu_registers exynos3250_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
+ .triminfo_ctrl[0] = EXYNOS_TMU_TRIMINFO_CON1,
|
|
|
+ .triminfo_ctrl[1] = EXYNOS_TMU_TRIMINFO_CON2,
|
|
|
+ .triminfo_ctrl_count = 2,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
.test_mux_addr_shift = EXYNOS4412_MUX_ADDR_SHIFT,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -116,14 +105,9 @@ static const struct exynos_tmu_registers exynos3250_tmu_registers = {
|
|
|
.inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT,
|
|
|
.tmu_intstat = EXYNOS_TMU_REG_INTSTAT,
|
|
|
.tmu_intclear = EXYNOS_TMU_REG_INTCLEAR,
|
|
|
- .intclr_fall_shift = EXYNOS_TMU_CLEAR_FALL_INT_SHIFT,
|
|
|
- .intclr_rise_shift = EXYNOS_TMU_RISE_INT_SHIFT,
|
|
|
- .intclr_rise_mask = EXYNOS_TMU_RISE_INT_MASK,
|
|
|
- .intclr_fall_mask = EXYNOS_TMU_FALL_INT_MASK,
|
|
|
.emul_con = EXYNOS_EMUL_CON,
|
|
|
.emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT,
|
|
|
.emul_time_shift = EXYNOS_EMUL_TIME_SHIFT,
|
|
|
- .emul_time_mask = EXYNOS_EMUL_TIME_MASK,
|
|
|
};
|
|
|
|
|
|
#define EXYNOS3250_TMU_DATA \
|
|
@@ -141,6 +125,7 @@ static const struct exynos_tmu_registers exynos3250_tmu_registers = {
|
|
|
.trigger_type[2] = SW_TRIP, \
|
|
|
.trigger_type[3] = HW_TRIP, \
|
|
|
.max_trigger_level = 4, \
|
|
|
+ .non_hw_trigger_levels = 3, \
|
|
|
.gain = 8, \
|
|
|
.reference_voltage = 16, \
|
|
|
.noise_cancel_mode = 4, \
|
|
@@ -160,8 +145,10 @@ static const struct exynos_tmu_registers exynos3250_tmu_registers = {
|
|
|
.temp_level = 95, \
|
|
|
}, \
|
|
|
.freq_tab_count = 2, \
|
|
|
+ .triminfo_reload[0] = EXYNOS_TRIMINFO_RELOAD_ENABLE, \
|
|
|
+ .triminfo_reload[1] = EXYNOS_TRIMINFO_RELOAD_ENABLE, \
|
|
|
.registers = &exynos3250_tmu_registers, \
|
|
|
- .features = (TMU_SUPPORT_EMULATION | \
|
|
|
+ .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
|
|
|
TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
|
|
|
TMU_SUPPORT_EMUL_TIME)
|
|
|
#endif
|
|
@@ -182,20 +169,13 @@ struct exynos_tmu_init_data const exynos3250_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS4412) || defined(CONFIG_SOC_EXYNOS5250)
|
|
|
static const struct exynos_tmu_registers exynos4412_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
- .triminfo_ctrl = EXYNOS_TMU_TRIMINFO_CON,
|
|
|
- .triminfo_reload_shift = EXYNOS_TRIMINFO_RELOAD_SHIFT,
|
|
|
+ .triminfo_ctrl[0] = EXYNOS_TMU_TRIMINFO_CON2,
|
|
|
+ .triminfo_ctrl_count = 1,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
.test_mux_addr_shift = EXYNOS4412_MUX_ADDR_SHIFT,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -208,14 +188,9 @@ static const struct exynos_tmu_registers exynos4412_tmu_registers = {
|
|
|
.inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT,
|
|
|
.tmu_intstat = EXYNOS_TMU_REG_INTSTAT,
|
|
|
.tmu_intclear = EXYNOS_TMU_REG_INTCLEAR,
|
|
|
- .intclr_fall_shift = EXYNOS_TMU_CLEAR_FALL_INT_SHIFT,
|
|
|
- .intclr_rise_shift = EXYNOS_TMU_RISE_INT_SHIFT,
|
|
|
- .intclr_rise_mask = EXYNOS_TMU_RISE_INT_MASK,
|
|
|
- .intclr_fall_mask = EXYNOS_TMU_FALL_INT_MASK,
|
|
|
.emul_con = EXYNOS_EMUL_CON,
|
|
|
.emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT,
|
|
|
.emul_time_shift = EXYNOS_EMUL_TIME_SHIFT,
|
|
|
- .emul_time_mask = EXYNOS_EMUL_TIME_MASK,
|
|
|
};
|
|
|
|
|
|
#define EXYNOS4412_TMU_DATA \
|
|
@@ -233,6 +208,7 @@ static const struct exynos_tmu_registers exynos4412_tmu_registers = {
|
|
|
.trigger_type[2] = SW_TRIP, \
|
|
|
.trigger_type[3] = HW_TRIP, \
|
|
|
.max_trigger_level = 4, \
|
|
|
+ .non_hw_trigger_levels = 3, \
|
|
|
.gain = 8, \
|
|
|
.reference_voltage = 16, \
|
|
|
.noise_cancel_mode = 4, \
|
|
@@ -252,6 +228,7 @@ static const struct exynos_tmu_registers exynos4412_tmu_registers = {
|
|
|
.temp_level = 95, \
|
|
|
}, \
|
|
|
.freq_tab_count = 2, \
|
|
|
+ .triminfo_reload[0] = EXYNOS_TRIMINFO_RELOAD_ENABLE, \
|
|
|
.registers = &exynos4412_tmu_registers, \
|
|
|
.features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
|
|
|
TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
|
|
@@ -286,18 +263,11 @@ struct exynos_tmu_init_data const exynos5250_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS5260)
|
|
|
static const struct exynos_tmu_registers exynos5260_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL1,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -310,14 +280,9 @@ static const struct exynos_tmu_registers exynos5260_tmu_registers = {
|
|
|
.inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT,
|
|
|
.tmu_intstat = EXYNOS5260_TMU_REG_INTSTAT,
|
|
|
.tmu_intclear = EXYNOS5260_TMU_REG_INTCLEAR,
|
|
|
- .intclr_fall_shift = EXYNOS5420_TMU_CLEAR_FALL_INT_SHIFT,
|
|
|
- .intclr_rise_shift = EXYNOS_TMU_RISE_INT_SHIFT,
|
|
|
- .intclr_rise_mask = EXYNOS5260_TMU_RISE_INT_MASK,
|
|
|
- .intclr_fall_mask = EXYNOS5260_TMU_FALL_INT_MASK,
|
|
|
.emul_con = EXYNOS5260_EMUL_CON,
|
|
|
.emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT,
|
|
|
.emul_time_shift = EXYNOS_EMUL_TIME_SHIFT,
|
|
|
- .emul_time_mask = EXYNOS_EMUL_TIME_MASK,
|
|
|
};
|
|
|
|
|
|
#define __EXYNOS5260_TMU_DATA \
|
|
@@ -335,6 +300,7 @@ static const struct exynos_tmu_registers exynos5260_tmu_registers = {
|
|
|
.trigger_type[2] = SW_TRIP, \
|
|
|
.trigger_type[3] = HW_TRIP, \
|
|
|
.max_trigger_level = 4, \
|
|
|
+ .non_hw_trigger_levels = 3, \
|
|
|
.gain = 8, \
|
|
|
.reference_voltage = 16, \
|
|
|
.noise_cancel_mode = 4, \
|
|
@@ -359,9 +325,8 @@ static const struct exynos_tmu_registers exynos5260_tmu_registers = {
|
|
|
#define EXYNOS5260_TMU_DATA \
|
|
|
__EXYNOS5260_TMU_DATA \
|
|
|
.type = SOC_ARCH_EXYNOS5260, \
|
|
|
- .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
|
|
|
- TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
|
|
|
- TMU_SUPPORT_EMUL_TIME)
|
|
|
+ .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
|
|
|
+ TMU_SUPPORT_READY_STATUS | TMU_SUPPORT_EMUL_TIME)
|
|
|
|
|
|
struct exynos_tmu_init_data const exynos5260_default_tmu_data = {
|
|
|
.tmu_data = {
|
|
@@ -378,17 +343,10 @@ struct exynos_tmu_init_data const exynos5260_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS5420)
|
|
|
static const struct exynos_tmu_registers exynos5420_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -402,14 +360,9 @@ static const struct exynos_tmu_registers exynos5420_tmu_registers = {
|
|
|
.inten_fall0_shift = EXYNOS_TMU_INTEN_FALL0_SHIFT,
|
|
|
.tmu_intstat = EXYNOS_TMU_REG_INTSTAT,
|
|
|
.tmu_intclear = EXYNOS_TMU_REG_INTCLEAR,
|
|
|
- .intclr_fall_shift = EXYNOS5420_TMU_CLEAR_FALL_INT_SHIFT,
|
|
|
- .intclr_rise_shift = EXYNOS_TMU_RISE_INT_SHIFT,
|
|
|
- .intclr_rise_mask = EXYNOS_TMU_RISE_INT_MASK,
|
|
|
- .intclr_fall_mask = EXYNOS_TMU_FALL_INT_MASK,
|
|
|
.emul_con = EXYNOS_EMUL_CON,
|
|
|
.emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT,
|
|
|
.emul_time_shift = EXYNOS_EMUL_TIME_SHIFT,
|
|
|
- .emul_time_mask = EXYNOS_EMUL_TIME_MASK,
|
|
|
};
|
|
|
|
|
|
#define __EXYNOS5420_TMU_DATA \
|
|
@@ -427,6 +380,7 @@ static const struct exynos_tmu_registers exynos5420_tmu_registers = {
|
|
|
.trigger_type[2] = SW_TRIP, \
|
|
|
.trigger_type[3] = HW_TRIP, \
|
|
|
.max_trigger_level = 4, \
|
|
|
+ .non_hw_trigger_levels = 3, \
|
|
|
.gain = 8, \
|
|
|
.reference_voltage = 16, \
|
|
|
.noise_cancel_mode = 4, \
|
|
@@ -451,16 +405,15 @@ static const struct exynos_tmu_registers exynos5420_tmu_registers = {
|
|
|
#define EXYNOS5420_TMU_DATA \
|
|
|
__EXYNOS5420_TMU_DATA \
|
|
|
.type = SOC_ARCH_EXYNOS5250, \
|
|
|
- .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
|
|
|
- TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
|
|
|
- TMU_SUPPORT_EMUL_TIME)
|
|
|
+ .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
|
|
|
+ TMU_SUPPORT_READY_STATUS | TMU_SUPPORT_EMUL_TIME)
|
|
|
|
|
|
#define EXYNOS5420_TMU_DATA_SHARED \
|
|
|
__EXYNOS5420_TMU_DATA \
|
|
|
.type = SOC_ARCH_EXYNOS5420_TRIMINFO, \
|
|
|
- .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_TRIM_RELOAD | \
|
|
|
- TMU_SUPPORT_FALLING_TRIP | TMU_SUPPORT_READY_STATUS | \
|
|
|
- TMU_SUPPORT_EMUL_TIME | TMU_SUPPORT_ADDRESS_MULTIPLE)
|
|
|
+ .features = (TMU_SUPPORT_EMULATION | TMU_SUPPORT_FALLING_TRIP | \
|
|
|
+ TMU_SUPPORT_READY_STATUS | TMU_SUPPORT_EMUL_TIME | \
|
|
|
+ TMU_SUPPORT_ADDRESS_MULTIPLE)
|
|
|
|
|
|
struct exynos_tmu_init_data const exynos5420_default_tmu_data = {
|
|
|
.tmu_data = {
|
|
@@ -477,19 +430,10 @@ struct exynos_tmu_init_data const exynos5420_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS5440)
|
|
|
static const struct exynos_tmu_registers exynos5440_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS5440_TMU_S0_7_TRIM,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS5440_TMU_S0_7_CTRL,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .calib_mode_shift = EXYNOS_TMU_CALIB_MODE_SHIFT,
|
|
|
- .calib_mode_mask = EXYNOS_TMU_CALIB_MODE_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS5440_TMU_S0_7_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS5440_TMU_S0_7_TEMP,
|
|
|
.threshold_th0 = EXYNOS5440_TMU_S0_7_TH0,
|
|
@@ -504,10 +448,6 @@ static const struct exynos_tmu_registers exynos5440_tmu_registers = {
|
|
|
.inten_fall0_shift = EXYNOS5440_TMU_INTEN_FALL0_SHIFT,
|
|
|
.tmu_intstat = EXYNOS5440_TMU_S0_7_IRQ,
|
|
|
.tmu_intclear = EXYNOS5440_TMU_S0_7_IRQ,
|
|
|
- .intclr_fall_shift = EXYNOS5440_TMU_CLEAR_FALL_INT_SHIFT,
|
|
|
- .intclr_rise_shift = EXYNOS5440_TMU_RISE_INT_SHIFT,
|
|
|
- .intclr_rise_mask = EXYNOS5440_TMU_RISE_INT_MASK,
|
|
|
- .intclr_fall_mask = EXYNOS5440_TMU_FALL_INT_MASK,
|
|
|
.tmu_irqstatus = EXYNOS5440_TMU_IRQ_STATUS,
|
|
|
.emul_con = EXYNOS5440_TMU_S0_7_DEBUG,
|
|
|
.emul_temp_shift = EXYNOS_EMUL_DATA_SHIFT,
|
|
@@ -521,11 +461,11 @@ static const struct exynos_tmu_registers exynos5440_tmu_registers = {
|
|
|
.trigger_type[0] = SW_TRIP, \
|
|
|
.trigger_type[4] = HW_TRIP, \
|
|
|
.max_trigger_level = 5, \
|
|
|
+ .non_hw_trigger_levels = 1, \
|
|
|
.gain = 5, \
|
|
|
.reference_voltage = 16, \
|
|
|
.noise_cancel_mode = 4, \
|
|
|
.cal_type = TYPE_ONE_POINT_TRIMMING, \
|
|
|
- .cal_mode = 0, \
|
|
|
.efuse_value = 0x5b2d, \
|
|
|
.min_efuse_value = 16, \
|
|
|
.max_efuse_value = 76, \
|