|
@@ -343,26 +343,22 @@ static const struct sunxi_desc_pin sun7i_a20_pins[] = {
|
|
|
SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
|
SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
|
SUNXI_FUNCTION(0x2, "nand0"), /* NCE4 */
|
|
|
- SUNXI_FUNCTION(0x3, "spi2"), /* CS0 */
|
|
|
- SUNXI_FUNCTION_IRQ(0x6, 12)), /* EINT12 */
|
|
|
+ SUNXI_FUNCTION(0x3, "spi2")), /* CS0 */
|
|
|
SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 20),
|
|
|
SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
|
SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
|
SUNXI_FUNCTION(0x2, "nand0"), /* NCE5 */
|
|
|
- SUNXI_FUNCTION(0x3, "spi2"), /* CLK */
|
|
|
- SUNXI_FUNCTION_IRQ(0x6, 13)), /* EINT13 */
|
|
|
+ SUNXI_FUNCTION(0x3, "spi2")), /* CLK */
|
|
|
SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 21),
|
|
|
SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
|
SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
|
SUNXI_FUNCTION(0x2, "nand0"), /* NCE6 */
|
|
|
- SUNXI_FUNCTION(0x3, "spi2"), /* MOSI */
|
|
|
- SUNXI_FUNCTION_IRQ(0x6, 14)), /* EINT14 */
|
|
|
+ SUNXI_FUNCTION(0x3, "spi2")), /* MOSI */
|
|
|
SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 22),
|
|
|
SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
|
SUNXI_FUNCTION(0x1, "gpio_out"),
|
|
|
SUNXI_FUNCTION(0x2, "nand0"), /* NCE7 */
|
|
|
- SUNXI_FUNCTION(0x3, "spi2"), /* MISO */
|
|
|
- SUNXI_FUNCTION_IRQ(0x6, 15)), /* EINT15 */
|
|
|
+ SUNXI_FUNCTION(0x3, "spi2")), /* MISO */
|
|
|
SUNXI_PIN(SUNXI_PINCTRL_PIN(C, 23),
|
|
|
SUNXI_FUNCTION(0x0, "gpio_in"),
|
|
|
SUNXI_FUNCTION(0x1, "gpio_out"),
|