|
@@ -0,0 +1,70 @@
|
|
|
+/*
|
|
|
+ * PCI Express Precision Time Measurement
|
|
|
+ * Copyright (c) 2016, Intel Corporation.
|
|
|
+ *
|
|
|
+ * This program is free software; you can redistribute it and/or modify it
|
|
|
+ * under the terms and conditions of the GNU General Public License,
|
|
|
+ * version 2, as published by the Free Software Foundation.
|
|
|
+ *
|
|
|
+ * This program is distributed in the hope it will be useful, but WITHOUT
|
|
|
+ * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
|
|
|
+ * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
|
|
|
+ * more details.
|
|
|
+ */
|
|
|
+
|
|
|
+#include <linux/module.h>
|
|
|
+#include <linux/init.h>
|
|
|
+#include <linux/pci.h>
|
|
|
+#include "../pci.h"
|
|
|
+
|
|
|
+static void pci_ptm_info(struct pci_dev *dev)
|
|
|
+{
|
|
|
+ dev_info(&dev->dev, "PTM enabled%s\n", dev->ptm_root ? " (root)" : "");
|
|
|
+}
|
|
|
+
|
|
|
+void pci_ptm_init(struct pci_dev *dev)
|
|
|
+{
|
|
|
+ int pos;
|
|
|
+ u32 cap, ctrl;
|
|
|
+ struct pci_dev *ups;
|
|
|
+
|
|
|
+ if (!pci_is_pcie(dev))
|
|
|
+ return;
|
|
|
+
|
|
|
+ pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_PTM);
|
|
|
+ if (!pos)
|
|
|
+ return;
|
|
|
+
|
|
|
+ /*
|
|
|
+ * Enable PTM only on interior devices (root ports, switch ports,
|
|
|
+ * etc.) on the assumption that it causes no link traffic until an
|
|
|
+ * endpoint enables it.
|
|
|
+ */
|
|
|
+ if ((pci_pcie_type(dev) == PCI_EXP_TYPE_ENDPOINT ||
|
|
|
+ pci_pcie_type(dev) == PCI_EXP_TYPE_RC_END))
|
|
|
+ return;
|
|
|
+
|
|
|
+ pci_read_config_dword(dev, pos + PCI_PTM_CAP, &cap);
|
|
|
+
|
|
|
+ /*
|
|
|
+ * There's no point in enabling PTM unless it's enabled in the
|
|
|
+ * upstream device or this device can be a PTM Root itself. Per
|
|
|
+ * the spec recommendation (PCIe r3.1, sec 7.32.3), select the
|
|
|
+ * furthest upstream Time Source as the PTM Root.
|
|
|
+ */
|
|
|
+ ups = pci_upstream_bridge(dev);
|
|
|
+ if (ups && ups->ptm_enabled) {
|
|
|
+ ctrl = PCI_PTM_CTRL_ENABLE;
|
|
|
+ } else {
|
|
|
+ if (cap & PCI_PTM_CAP_ROOT) {
|
|
|
+ ctrl = PCI_PTM_CTRL_ENABLE | PCI_PTM_CTRL_ROOT;
|
|
|
+ dev->ptm_root = 1;
|
|
|
+ } else
|
|
|
+ return;
|
|
|
+ }
|
|
|
+
|
|
|
+ pci_write_config_dword(dev, pos + PCI_PTM_CTRL, ctrl);
|
|
|
+ dev->ptm_enabled = 1;
|
|
|
+
|
|
|
+ pci_ptm_info(dev);
|
|
|
+}
|