|
@@ -71,11 +71,11 @@ static inline void arch_atomic64_sub(long i, atomic64_t *v)
|
|
|
* true if the result is zero, or false for all
|
|
|
* other cases.
|
|
|
*/
|
|
|
-#define arch_atomic64_sub_and_test arch_atomic64_sub_and_test
|
|
|
static inline bool arch_atomic64_sub_and_test(long i, atomic64_t *v)
|
|
|
{
|
|
|
GEN_BINARY_RMWcc(LOCK_PREFIX "subq", v->counter, "er", i, "%0", e);
|
|
|
}
|
|
|
+#define arch_atomic64_sub_and_test arch_atomic64_sub_and_test
|
|
|
|
|
|
/**
|
|
|
* arch_atomic64_inc - increment atomic64 variable
|
|
@@ -83,13 +83,13 @@ static inline bool arch_atomic64_sub_and_test(long i, atomic64_t *v)
|
|
|
*
|
|
|
* Atomically increments @v by 1.
|
|
|
*/
|
|
|
-#define arch_atomic64_inc arch_atomic64_inc
|
|
|
static __always_inline void arch_atomic64_inc(atomic64_t *v)
|
|
|
{
|
|
|
asm volatile(LOCK_PREFIX "incq %0"
|
|
|
: "=m" (v->counter)
|
|
|
: "m" (v->counter));
|
|
|
}
|
|
|
+#define arch_atomic64_inc arch_atomic64_inc
|
|
|
|
|
|
/**
|
|
|
* arch_atomic64_dec - decrement atomic64 variable
|
|
@@ -97,13 +97,13 @@ static __always_inline void arch_atomic64_inc(atomic64_t *v)
|
|
|
*
|
|
|
* Atomically decrements @v by 1.
|
|
|
*/
|
|
|
-#define arch_atomic64_dec arch_atomic64_dec
|
|
|
static __always_inline void arch_atomic64_dec(atomic64_t *v)
|
|
|
{
|
|
|
asm volatile(LOCK_PREFIX "decq %0"
|
|
|
: "=m" (v->counter)
|
|
|
: "m" (v->counter));
|
|
|
}
|
|
|
+#define arch_atomic64_dec arch_atomic64_dec
|
|
|
|
|
|
/**
|
|
|
* arch_atomic64_dec_and_test - decrement and test
|
|
@@ -113,11 +113,11 @@ static __always_inline void arch_atomic64_dec(atomic64_t *v)
|
|
|
* returns true if the result is 0, or false for all other
|
|
|
* cases.
|
|
|
*/
|
|
|
-#define arch_atomic64_dec_and_test arch_atomic64_dec_and_test
|
|
|
static inline bool arch_atomic64_dec_and_test(atomic64_t *v)
|
|
|
{
|
|
|
GEN_UNARY_RMWcc(LOCK_PREFIX "decq", v->counter, "%0", e);
|
|
|
}
|
|
|
+#define arch_atomic64_dec_and_test arch_atomic64_dec_and_test
|
|
|
|
|
|
/**
|
|
|
* arch_atomic64_inc_and_test - increment and test
|
|
@@ -127,11 +127,11 @@ static inline bool arch_atomic64_dec_and_test(atomic64_t *v)
|
|
|
* and returns true if the result is zero, or false for all
|
|
|
* other cases.
|
|
|
*/
|
|
|
-#define arch_atomic64_inc_and_test arch_atomic64_inc_and_test
|
|
|
static inline bool arch_atomic64_inc_and_test(atomic64_t *v)
|
|
|
{
|
|
|
GEN_UNARY_RMWcc(LOCK_PREFIX "incq", v->counter, "%0", e);
|
|
|
}
|
|
|
+#define arch_atomic64_inc_and_test arch_atomic64_inc_and_test
|
|
|
|
|
|
/**
|
|
|
* arch_atomic64_add_negative - add and test if negative
|
|
@@ -142,11 +142,11 @@ static inline bool arch_atomic64_inc_and_test(atomic64_t *v)
|
|
|
* if the result is negative, or false when
|
|
|
* result is greater than or equal to zero.
|
|
|
*/
|
|
|
-#define arch_atomic64_add_negative arch_atomic64_add_negative
|
|
|
static inline bool arch_atomic64_add_negative(long i, atomic64_t *v)
|
|
|
{
|
|
|
GEN_BINARY_RMWcc(LOCK_PREFIX "addq", v->counter, "er", i, "%0", s);
|
|
|
}
|
|
|
+#define arch_atomic64_add_negative arch_atomic64_add_negative
|
|
|
|
|
|
/**
|
|
|
* arch_atomic64_add_return - add and return
|