|
@@ -27,14 +27,7 @@
|
|
|
#if defined(CONFIG_CPU_EXYNOS4210)
|
|
|
static const struct exynos_tmu_registers exynos4210_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_temp = EXYNOS4210_TMU_REG_THRESHOLD_TEMP,
|
|
@@ -94,18 +87,11 @@ struct exynos_tmu_init_data const exynos4210_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS3250)
|
|
|
static const struct exynos_tmu_registers exynos3250_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
.test_mux_addr_shift = EXYNOS4412_MUX_ADDR_SHIFT,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -183,19 +169,12 @@ struct exynos_tmu_init_data const exynos3250_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS4412) || defined(CONFIG_SOC_EXYNOS5250)
|
|
|
static const struct exynos_tmu_registers exynos4412_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.triminfo_ctrl = EXYNOS_TMU_TRIMINFO_CON,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
.test_mux_addr_shift = EXYNOS4412_MUX_ADDR_SHIFT,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -286,18 +265,11 @@ struct exynos_tmu_init_data const exynos5250_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS5260)
|
|
|
static const struct exynos_tmu_registers exynos5260_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL1,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -378,17 +350,10 @@ struct exynos_tmu_init_data const exynos5260_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS5420)
|
|
|
static const struct exynos_tmu_registers exynos5420_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS_TMU_REG_TRIMINFO,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS_TMU_REG_CONTROL,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS_TMU_REG_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS_TMU_REG_CURRENT_TEMP,
|
|
|
.threshold_th0 = EXYNOS_THD_TEMP_RISE,
|
|
@@ -477,17 +442,10 @@ struct exynos_tmu_init_data const exynos5420_default_tmu_data = {
|
|
|
#if defined(CONFIG_SOC_EXYNOS5440)
|
|
|
static const struct exynos_tmu_registers exynos5440_tmu_registers = {
|
|
|
.triminfo_data = EXYNOS5440_TMU_S0_7_TRIM,
|
|
|
- .triminfo_25_shift = EXYNOS_TRIMINFO_25_SHIFT,
|
|
|
- .triminfo_85_shift = EXYNOS_TRIMINFO_85_SHIFT,
|
|
|
.tmu_ctrl = EXYNOS5440_TMU_S0_7_CTRL,
|
|
|
- .buf_vref_sel_shift = EXYNOS_TMU_REF_VOLTAGE_SHIFT,
|
|
|
- .buf_vref_sel_mask = EXYNOS_TMU_REF_VOLTAGE_MASK,
|
|
|
.therm_trip_mode_shift = EXYNOS_TMU_TRIP_MODE_SHIFT,
|
|
|
.therm_trip_mode_mask = EXYNOS_TMU_TRIP_MODE_MASK,
|
|
|
.therm_trip_en_shift = EXYNOS_TMU_THERM_TRIP_EN_SHIFT,
|
|
|
- .buf_slope_sel_shift = EXYNOS_TMU_BUF_SLOPE_SEL_SHIFT,
|
|
|
- .buf_slope_sel_mask = EXYNOS_TMU_BUF_SLOPE_SEL_MASK,
|
|
|
- .core_en_shift = EXYNOS_TMU_CORE_EN_SHIFT,
|
|
|
.tmu_status = EXYNOS5440_TMU_S0_7_STATUS,
|
|
|
.tmu_cur_temp = EXYNOS5440_TMU_S0_7_TEMP,
|
|
|
.threshold_th0 = EXYNOS5440_TMU_S0_7_TH0,
|