|
@@ -97,7 +97,7 @@ Freescale LS1021A Platform Device Tree Bindings
|
|
|
Required root node compatible properties:
|
|
|
- compatible = "fsl,ls1021a";
|
|
|
|
|
|
-Freescale LS1021A SoC-specific Device Tree Bindings
|
|
|
+Freescale SoC-specific Device Tree Bindings
|
|
|
-------------------------------------------
|
|
|
|
|
|
Freescale SCFG
|
|
@@ -105,7 +105,11 @@ Freescale SCFG
|
|
|
configuration and status registers for the chip. Such as getting PEX port
|
|
|
status.
|
|
|
Required properties:
|
|
|
- - compatible: should be "fsl,ls1021a-scfg"
|
|
|
+ - compatible: Should contain a chip-specific compatible string,
|
|
|
+ Chip-specific strings are of the form "fsl,<chip>-scfg",
|
|
|
+ The following <chip>s are known to be supported:
|
|
|
+ ls1021a, ls1043a, ls1046a, ls2080a.
|
|
|
+
|
|
|
- reg: should contain base address and length of SCFG memory-mapped registers
|
|
|
|
|
|
Example:
|
|
@@ -119,7 +123,11 @@ Freescale DCFG
|
|
|
configuration and status for the device. Such as setting the secondary
|
|
|
core start address and release the secondary core from holdoff and startup.
|
|
|
Required properties:
|
|
|
- - compatible: should be "fsl,ls1021a-dcfg"
|
|
|
+ - compatible: Should contain a chip-specific compatible string,
|
|
|
+ Chip-specific strings are of the form "fsl,<chip>-dcfg",
|
|
|
+ The following <chip>s are known to be supported:
|
|
|
+ ls1021a, ls1043a, ls1046a, ls2080a.
|
|
|
+
|
|
|
- reg : should contain base address and length of DCFG memory-mapped registers
|
|
|
|
|
|
Example:
|