|
@@ -1267,6 +1267,58 @@
|
|
|
"gpio1", "gpio0", "rcan1", "rcan0", "qspi_mod",
|
|
|
"i2c5", "i2c4", "i2c3", "i2c2", "i2c1", "i2c0";
|
|
|
};
|
|
|
+ mstp10_clks: mstp10_clks@e6150998 {
|
|
|
+ compatible = "renesas,r8a7794-mstp-clocks",
|
|
|
+ "renesas,cpg-mstp-clocks";
|
|
|
+ reg = <0 0xe6150998 0 4>, <0 0xe61509a8 0 4>;
|
|
|
+ clocks = <&p_clk>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SSI_ALL>,
|
|
|
+ <&p_clk>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>,
|
|
|
+ <&mstp10_clks R8A7794_CLK_SCU_ALL>;
|
|
|
+ #clock-cells = <1>;
|
|
|
+ clock-indices = <R8A7794_CLK_SSI_ALL
|
|
|
+ R8A7794_CLK_SSI9 R8A7794_CLK_SSI8
|
|
|
+ R8A7794_CLK_SSI7 R8A7794_CLK_SSI6
|
|
|
+ R8A7794_CLK_SSI5 R8A7794_CLK_SSI4
|
|
|
+ R8A7794_CLK_SSI3 R8A7794_CLK_SSI2
|
|
|
+ R8A7794_CLK_SSI1 R8A7794_CLK_SSI0
|
|
|
+ R8A7794_CLK_SCU_ALL
|
|
|
+ R8A7794_CLK_SCU_DVC1
|
|
|
+ R8A7794_CLK_SCU_DVC0
|
|
|
+ R8A7794_CLK_SCU_CTU1_MIX1
|
|
|
+ R8A7794_CLK_SCU_CTU0_MIX0
|
|
|
+ R8A7794_CLK_SCU_SRC6
|
|
|
+ R8A7794_CLK_SCU_SRC5
|
|
|
+ R8A7794_CLK_SCU_SRC4
|
|
|
+ R8A7794_CLK_SCU_SRC3
|
|
|
+ R8A7794_CLK_SCU_SRC2
|
|
|
+ R8A7794_CLK_SCU_SRC1>;
|
|
|
+ clock-output-names = "ssi-all", "ssi9", "ssi8", "ssi7",
|
|
|
+ "ssi6", "ssi5", "ssi4", "ssi3",
|
|
|
+ "ssi2", "ssi1", "ssi0",
|
|
|
+ "scu-all", "scu-dvc1", "scu-dvc0",
|
|
|
+ "scu-ctu1-mix1", "scu-ctu0-mix0",
|
|
|
+ "scu-src6", "scu-src5", "scu-src4",
|
|
|
+ "scu-src3", "scu-src2", "scu-src1";
|
|
|
+ };
|
|
|
mstp11_clks: mstp11_clks@e615099c {
|
|
|
compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
reg = <0 0xe615099c 0 4>, <0 0xe61509ac 0 4>;
|