|
@@ -480,12 +480,20 @@ void pp_rv_set_display_requirement(struct pp_smu *pp,
|
|
{
|
|
{
|
|
struct dc_context *ctx = pp->ctx;
|
|
struct dc_context *ctx = pp->ctx;
|
|
struct amdgpu_device *adev = ctx->driver_context;
|
|
struct amdgpu_device *adev = ctx->driver_context;
|
|
|
|
+ void *pp_handle = adev->powerplay.pp_handle;
|
|
const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
|
|
const struct amd_pm_funcs *pp_funcs = adev->powerplay.pp_funcs;
|
|
|
|
+ struct pp_display_clock_request clock = {0};
|
|
|
|
|
|
- if (!pp_funcs || !pp_funcs->display_configuration_changed)
|
|
|
|
|
|
+ if (!pp_funcs || !pp_funcs->display_clock_voltage_request)
|
|
return;
|
|
return;
|
|
|
|
|
|
- amdgpu_dpm_display_configuration_changed(adev);
|
|
|
|
|
|
+ clock.clock_type = amd_pp_dcf_clock;
|
|
|
|
+ clock.clock_freq_in_khz = req->hard_min_dcefclk_khz;
|
|
|
|
+ pp_funcs->display_clock_voltage_request(pp_handle, &clock);
|
|
|
|
+
|
|
|
|
+ clock.clock_type = amd_pp_f_clock;
|
|
|
|
+ clock.clock_freq_in_khz = req->hard_min_fclk_khz;
|
|
|
|
+ pp_funcs->display_clock_voltage_request(pp_handle, &clock);
|
|
}
|
|
}
|
|
|
|
|
|
void pp_rv_set_wm_ranges(struct pp_smu *pp,
|
|
void pp_rv_set_wm_ranges(struct pp_smu *pp,
|