|
@@ -58,6 +58,7 @@
|
|
|
#include "dce/dce_10_0_sh_mask.h"
|
|
|
|
|
|
#include "ellesmere_thermal.h"
|
|
|
+#include "ellesmere_clockpowergating.h"
|
|
|
|
|
|
#define MC_CG_ARB_FREQ_F0 0x0a
|
|
|
#define MC_CG_ARB_FREQ_F1 0x0b
|
|
@@ -3962,13 +3963,62 @@ static int ellesmere_generate_dpm_level_enable_mask(
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
-static int ellesmere_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
|
|
|
+int ellesmere_enable_disable_uvd_dpm(struct pp_hwmgr *hwmgr, bool enable)
|
|
|
{
|
|
|
return smum_send_msg_to_smc(hwmgr->smumgr, enable ?
|
|
|
+ PPSMC_MSG_UVDDPM_Enable :
|
|
|
+ PPSMC_MSG_UVDDPM_Disable);
|
|
|
+}
|
|
|
+
|
|
|
+int ellesmere_enable_disable_vce_dpm(struct pp_hwmgr *hwmgr, bool enable)
|
|
|
+{
|
|
|
+ return smum_send_msg_to_smc(hwmgr->smumgr, enable?
|
|
|
PPSMC_MSG_VCEDPM_Enable :
|
|
|
PPSMC_MSG_VCEDPM_Disable);
|
|
|
}
|
|
|
|
|
|
+int ellesmere_enable_disable_samu_dpm(struct pp_hwmgr *hwmgr, bool enable)
|
|
|
+{
|
|
|
+ return smum_send_msg_to_smc(hwmgr->smumgr, enable?
|
|
|
+ PPSMC_MSG_SAMUDPM_Enable :
|
|
|
+ PPSMC_MSG_SAMUDPM_Disable);
|
|
|
+}
|
|
|
+
|
|
|
+int ellesmere_update_uvd_dpm(struct pp_hwmgr *hwmgr, bool bgate)
|
|
|
+{
|
|
|
+ struct ellesmere_hwmgr *data = (struct ellesmere_hwmgr *)(hwmgr->backend);
|
|
|
+ uint32_t mm_boot_level_offset, mm_boot_level_value;
|
|
|
+ struct phm_ppt_v1_information *table_info =
|
|
|
+ (struct phm_ppt_v1_information *)(hwmgr->pptable);
|
|
|
+
|
|
|
+ if (!bgate) {
|
|
|
+ data->smc_state_table.UvdBootLevel = 0;
|
|
|
+ if (table_info->mm_dep_table->count > 0)
|
|
|
+ data->smc_state_table.UvdBootLevel =
|
|
|
+ (uint8_t) (table_info->mm_dep_table->count - 1);
|
|
|
+ mm_boot_level_offset = data->dpm_table_start +
|
|
|
+ offsetof(SMU74_Discrete_DpmTable, UvdBootLevel);
|
|
|
+ mm_boot_level_offset /= 4;
|
|
|
+ mm_boot_level_offset *= 4;
|
|
|
+ mm_boot_level_value = cgs_read_ind_register(hwmgr->device,
|
|
|
+ CGS_IND_REG__SMC, mm_boot_level_offset);
|
|
|
+ mm_boot_level_value &= 0x00FFFFFF;
|
|
|
+ mm_boot_level_value |= data->smc_state_table.UvdBootLevel << 24;
|
|
|
+ cgs_write_ind_register(hwmgr->device,
|
|
|
+ CGS_IND_REG__SMC, mm_boot_level_offset, mm_boot_level_value);
|
|
|
+
|
|
|
+ if (!phm_cap_enabled(hwmgr->platform_descriptor.platformCaps,
|
|
|
+ PHM_PlatformCaps_UVDDPM) ||
|
|
|
+ phm_cap_enabled(hwmgr->platform_descriptor.platformCaps,
|
|
|
+ PHM_PlatformCaps_StablePState))
|
|
|
+ smum_send_msg_to_smc_with_parameter(hwmgr->smumgr,
|
|
|
+ PPSMC_MSG_UVDDPM_SetEnabledMask,
|
|
|
+ (uint32_t)(1 << data->smc_state_table.UvdBootLevel));
|
|
|
+ }
|
|
|
+
|
|
|
+ return ellesmere_enable_disable_uvd_dpm(hwmgr, !bgate);
|
|
|
+}
|
|
|
+
|
|
|
static int ellesmere_update_vce_dpm(struct pp_hwmgr *hwmgr, const void *input)
|
|
|
{
|
|
|
const struct phm_set_power_state_input *states =
|
|
@@ -4015,6 +4065,37 @@ static int ellesmere_update_vce_dpm(struct pp_hwmgr *hwmgr, const void *input)
|
|
|
return 0;
|
|
|
}
|
|
|
|
|
|
+int ellesmere_update_samu_dpm(struct pp_hwmgr *hwmgr, bool bgate)
|
|
|
+{
|
|
|
+ struct ellesmere_hwmgr *data = (struct ellesmere_hwmgr *)(hwmgr->backend);
|
|
|
+ uint32_t mm_boot_level_offset, mm_boot_level_value;
|
|
|
+ struct phm_ppt_v1_information *table_info =
|
|
|
+ (struct phm_ppt_v1_information *)(hwmgr->pptable);
|
|
|
+
|
|
|
+ if (!bgate) {
|
|
|
+ data->smc_state_table.SamuBootLevel =
|
|
|
+ (uint8_t) (table_info->mm_dep_table->count - 1);
|
|
|
+ mm_boot_level_offset = data->dpm_table_start +
|
|
|
+ offsetof(SMU74_Discrete_DpmTable, SamuBootLevel);
|
|
|
+ mm_boot_level_offset /= 4;
|
|
|
+ mm_boot_level_offset *= 4;
|
|
|
+ mm_boot_level_value = cgs_read_ind_register(hwmgr->device,
|
|
|
+ CGS_IND_REG__SMC, mm_boot_level_offset);
|
|
|
+ mm_boot_level_value &= 0xFFFFFF00;
|
|
|
+ mm_boot_level_value |= data->smc_state_table.SamuBootLevel << 0;
|
|
|
+ cgs_write_ind_register(hwmgr->device,
|
|
|
+ CGS_IND_REG__SMC, mm_boot_level_offset, mm_boot_level_value);
|
|
|
+
|
|
|
+ if (phm_cap_enabled(hwmgr->platform_descriptor.platformCaps,
|
|
|
+ PHM_PlatformCaps_StablePState))
|
|
|
+ smum_send_msg_to_smc_with_parameter(hwmgr->smumgr,
|
|
|
+ PPSMC_MSG_SAMUDPM_SetEnabledMask,
|
|
|
+ (uint32_t)(1 << data->smc_state_table.SamuBootLevel));
|
|
|
+ }
|
|
|
+
|
|
|
+ return ellesmere_enable_disable_samu_dpm(hwmgr, !bgate);
|
|
|
+}
|
|
|
+
|
|
|
static int ellesmere_update_sclk_threshold(struct pp_hwmgr *hwmgr)
|
|
|
{
|
|
|
struct ellesmere_hwmgr *data = (struct ellesmere_hwmgr *)(hwmgr->backend);
|
|
@@ -4536,10 +4617,10 @@ static const struct pp_hwmgr_func ellesmere_hwmgr_funcs = {
|
|
|
.get_pp_table_entry = ellesmere_get_pp_table_entry,
|
|
|
.get_num_of_pp_table_entries = tonga_get_number_of_powerplay_table_entries,
|
|
|
.print_current_perforce_level = ellesmere_print_current_perforce_level,
|
|
|
- .powerdown_uvd = NULL,
|
|
|
- .powergate_uvd = NULL,
|
|
|
- .powergate_vce = NULL,
|
|
|
- .disable_clock_power_gating = NULL,
|
|
|
+ .powerdown_uvd = ellesmere_phm_powerdown_uvd,
|
|
|
+ .powergate_uvd = ellesmere_phm_powergate_uvd,
|
|
|
+ .powergate_vce = ellesmere_phm_powergate_vce,
|
|
|
+ .disable_clock_power_gating = ellesmere_phm_disable_clock_power_gating,
|
|
|
.notify_smc_display_config_after_ps_adjustment = ellesmere_notify_smc_display_config_after_ps_adjustment,
|
|
|
.display_config_changed = ellesmere_display_configuration_changed_task,
|
|
|
.set_max_fan_pwm_output = ellesmere_set_max_fan_pwm_output,
|