|
@@ -293,6 +293,21 @@
|
|
|
clock-output-names = "main", "pll0", "pll1", "pll3",
|
|
|
"lb", "qspi", "sdh", "sd0", "z";
|
|
|
};
|
|
|
+ /* Variable factor clocks */
|
|
|
+ sd1_clk: sd2_clk@e6150078 {
|
|
|
+ compatible = "renesas,r8a7794-div6-clock", "renesas,cpg-div6-clock";
|
|
|
+ reg = <0 0xe6150078 0 4>;
|
|
|
+ clocks = <&pll1_div2_clk>;
|
|
|
+ #clock-cells = <0>;
|
|
|
+ clock-output-names = "sd1";
|
|
|
+ };
|
|
|
+ sd2_clk: sd3_clk@e615007c {
|
|
|
+ compatible = "renesas,r8a7794-div6-clock", "renesas,cpg-div6-clock";
|
|
|
+ reg = <0 0xe615007c 0 4>;
|
|
|
+ clocks = <&pll1_div2_clk>;
|
|
|
+ #clock-cells = <0>;
|
|
|
+ clock-output-names = "sd2";
|
|
|
+ };
|
|
|
|
|
|
/* Fixed factor clocks */
|
|
|
pll1_div2_clk: pll1_div2_clk {
|
|
@@ -496,13 +511,16 @@
|
|
|
mstp3_clks: mstp3_clks@e615013c {
|
|
|
compatible = "renesas,r8a7794-mstp-clocks", "renesas,cpg-mstp-clocks";
|
|
|
reg = <0 0xe615013c 0 4>, <0 0xe6150048 0 4>;
|
|
|
- clocks = <&rclk_clk>, <&hp_clk>, <&hp_clk>;
|
|
|
+ clocks = <&sd2_clk>, <&sd1_clk>, <&cpg_clocks R8A7794_CLK_SD0>,
|
|
|
+ <&rclk_clk>, <&hp_clk>, <&hp_clk>;
|
|
|
#clock-cells = <1>;
|
|
|
clock-indices = <
|
|
|
+ R8A7794_CLK_SDHI2 R8A7794_CLK_SDHI1 R8A7794_CLK_SDHI0
|
|
|
R8A7794_CLK_CMT1 R8A7794_CLK_USBDMAC0
|
|
|
R8A7794_CLK_USBDMAC1
|
|
|
>;
|
|
|
clock-output-names =
|
|
|
+ "sdhi2", "sdhi1", "sdhi0",
|
|
|
"cmt1", "usbdmac0", "usbdmac1";
|
|
|
};
|
|
|
mstp7_clks: mstp7_clks@e615014c {
|