|
@@ -481,7 +481,8 @@ struct nested_vmx {
|
|
|
bool sync_shadow_vmcs;
|
|
|
bool dirty_vmcs12;
|
|
|
|
|
|
- bool change_vmcs01_virtual_x2apic_mode;
|
|
|
+ bool change_vmcs01_virtual_apic_mode;
|
|
|
+
|
|
|
/* L2 must run next, and mustn't decide to exit to L1. */
|
|
|
bool nested_run_pending;
|
|
|
|
|
@@ -9281,31 +9282,43 @@ static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
|
|
|
vmcs_write32(TPR_THRESHOLD, irr);
|
|
|
}
|
|
|
|
|
|
-static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
|
|
|
+static void vmx_set_virtual_apic_mode(struct kvm_vcpu *vcpu)
|
|
|
{
|
|
|
u32 sec_exec_control;
|
|
|
|
|
|
+ if (!lapic_in_kernel(vcpu))
|
|
|
+ return;
|
|
|
+
|
|
|
/* Postpone execution until vmcs01 is the current VMCS. */
|
|
|
if (is_guest_mode(vcpu)) {
|
|
|
- to_vmx(vcpu)->nested.change_vmcs01_virtual_x2apic_mode = true;
|
|
|
+ to_vmx(vcpu)->nested.change_vmcs01_virtual_apic_mode = true;
|
|
|
return;
|
|
|
}
|
|
|
|
|
|
- if (!cpu_has_vmx_virtualize_x2apic_mode())
|
|
|
- return;
|
|
|
-
|
|
|
if (!cpu_need_tpr_shadow(vcpu))
|
|
|
return;
|
|
|
|
|
|
sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
|
|
|
+ sec_exec_control &= ~(SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
|
|
|
+ SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE);
|
|
|
|
|
|
- if (set) {
|
|
|
- sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
|
|
|
- sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
|
|
|
- } else {
|
|
|
- sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
|
|
|
- sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
|
|
|
- vmx_flush_tlb(vcpu, true);
|
|
|
+ switch (kvm_get_apic_mode(vcpu)) {
|
|
|
+ case LAPIC_MODE_INVALID:
|
|
|
+ WARN_ONCE(true, "Invalid local APIC state");
|
|
|
+ case LAPIC_MODE_DISABLED:
|
|
|
+ break;
|
|
|
+ case LAPIC_MODE_XAPIC:
|
|
|
+ if (flexpriority_enabled) {
|
|
|
+ sec_exec_control |=
|
|
|
+ SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
|
|
|
+ vmx_flush_tlb(vcpu, true);
|
|
|
+ }
|
|
|
+ break;
|
|
|
+ case LAPIC_MODE_X2APIC:
|
|
|
+ if (cpu_has_vmx_virtualize_x2apic_mode())
|
|
|
+ sec_exec_control |=
|
|
|
+ SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
|
|
|
+ break;
|
|
|
}
|
|
|
vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
|
|
|
|
|
@@ -12087,10 +12100,9 @@ static void nested_vmx_vmexit(struct kvm_vcpu *vcpu, u32 exit_reason,
|
|
|
if (kvm_has_tsc_control)
|
|
|
decache_tsc_multiplier(vmx);
|
|
|
|
|
|
- if (vmx->nested.change_vmcs01_virtual_x2apic_mode) {
|
|
|
- vmx->nested.change_vmcs01_virtual_x2apic_mode = false;
|
|
|
- vmx_set_virtual_x2apic_mode(vcpu,
|
|
|
- vcpu->arch.apic_base & X2APIC_ENABLE);
|
|
|
+ if (vmx->nested.change_vmcs01_virtual_apic_mode) {
|
|
|
+ vmx->nested.change_vmcs01_virtual_apic_mode = false;
|
|
|
+ vmx_set_virtual_apic_mode(vcpu);
|
|
|
} else if (!nested_cpu_has_ept(vmcs12) &&
|
|
|
nested_cpu_has2(vmcs12,
|
|
|
SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES)) {
|
|
@@ -12718,7 +12730,7 @@ static struct kvm_x86_ops vmx_x86_ops __ro_after_init = {
|
|
|
.enable_nmi_window = enable_nmi_window,
|
|
|
.enable_irq_window = enable_irq_window,
|
|
|
.update_cr8_intercept = update_cr8_intercept,
|
|
|
- .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
|
|
|
+ .set_virtual_apic_mode = vmx_set_virtual_apic_mode,
|
|
|
.set_apic_access_page_addr = vmx_set_apic_access_page_addr,
|
|
|
.get_enable_apicv = vmx_get_enable_apicv,
|
|
|
.refresh_apicv_exec_ctrl = vmx_refresh_apicv_exec_ctrl,
|