|
@@ -52,39 +52,12 @@
|
|
|
* (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
|
|
|
* OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
|
|
|
*/
|
|
|
-#include <linux/clk-provider.h>
|
|
|
-#include <linux/of_address.h>
|
|
|
#include <linux/platform_device.h>
|
|
|
-#include <linux/reset-controller.h>
|
|
|
#include <linux/mfd/syscon.h>
|
|
|
-#include <linux/regmap.h>
|
|
|
-#include <linux/init.h>
|
|
|
-#include <linux/delay.h>
|
|
|
-#include <dt-bindings/clock/gxbb-aoclkc.h>
|
|
|
-#include <dt-bindings/reset/gxbb-aoclkc.h>
|
|
|
#include "clk-regmap.h"
|
|
|
+#include "meson-aoclk.h"
|
|
|
#include "gxbb-aoclk.h"
|
|
|
|
|
|
-struct gxbb_aoclk_reset_controller {
|
|
|
- struct reset_controller_dev reset;
|
|
|
- unsigned int *data;
|
|
|
- struct regmap *regmap;
|
|
|
-};
|
|
|
-
|
|
|
-static int gxbb_aoclk_do_reset(struct reset_controller_dev *rcdev,
|
|
|
- unsigned long id)
|
|
|
-{
|
|
|
- struct gxbb_aoclk_reset_controller *reset =
|
|
|
- container_of(rcdev, struct gxbb_aoclk_reset_controller, reset);
|
|
|
-
|
|
|
- return regmap_write(reset->regmap, AO_RTI_GEN_CNTL_REG0,
|
|
|
- BIT(reset->data[id]));
|
|
|
-}
|
|
|
-
|
|
|
-static const struct reset_control_ops gxbb_aoclk_reset_ops = {
|
|
|
- .reset = gxbb_aoclk_do_reset,
|
|
|
-};
|
|
|
-
|
|
|
#define GXBB_AO_GATE(_name, _bit) \
|
|
|
static struct clk_regmap _name##_ao = { \
|
|
|
.data = &(struct clk_regmap_gate_data) { \
|
|
@@ -117,7 +90,7 @@ static struct aoclk_cec_32k cec_32k_ao = {
|
|
|
},
|
|
|
};
|
|
|
|
|
|
-static unsigned int gxbb_aoclk_reset[] = {
|
|
|
+static const unsigned int gxbb_aoclk_reset[] = {
|
|
|
[RESET_AO_REMOTE] = 16,
|
|
|
[RESET_AO_I2C_MASTER] = 18,
|
|
|
[RESET_AO_I2C_SLAVE] = 19,
|
|
@@ -135,7 +108,7 @@ static struct clk_regmap *gxbb_aoclk_gate[] = {
|
|
|
[CLKID_AO_IR_BLASTER] = &ir_blaster_ao,
|
|
|
};
|
|
|
|
|
|
-static struct clk_hw_onecell_data gxbb_aoclk_onecell_data = {
|
|
|
+static const struct clk_hw_onecell_data gxbb_aoclk_onecell_data = {
|
|
|
.hws = {
|
|
|
[CLKID_AO_REMOTE] = &remote_ao.hw,
|
|
|
[CLKID_AO_I2C_MASTER] = &i2c_master_ao.hw,
|
|
@@ -145,58 +118,55 @@ static struct clk_hw_onecell_data gxbb_aoclk_onecell_data = {
|
|
|
[CLKID_AO_IR_BLASTER] = &ir_blaster_ao.hw,
|
|
|
[CLKID_AO_CEC_32K] = &cec_32k_ao.hw,
|
|
|
},
|
|
|
- .num = 7,
|
|
|
+ .num = NR_CLKS,
|
|
|
};
|
|
|
|
|
|
-static int gxbb_aoclkc_probe(struct platform_device *pdev)
|
|
|
+static int gxbb_register_cec_ao_32k(struct platform_device *pdev)
|
|
|
{
|
|
|
- struct gxbb_aoclk_reset_controller *rstc;
|
|
|
struct device *dev = &pdev->dev;
|
|
|
struct regmap *regmap;
|
|
|
- int ret, clkid;
|
|
|
-
|
|
|
- rstc = devm_kzalloc(dev, sizeof(*rstc), GFP_KERNEL);
|
|
|
- if (!rstc)
|
|
|
- return -ENOMEM;
|
|
|
+ int ret;
|
|
|
|
|
|
regmap = syscon_node_to_regmap(of_get_parent(dev->of_node));
|
|
|
if (IS_ERR(regmap)) {
|
|
|
dev_err(dev, "failed to get regmap\n");
|
|
|
- return -ENODEV;
|
|
|
- }
|
|
|
-
|
|
|
- /* Reset Controller */
|
|
|
- rstc->regmap = regmap;
|
|
|
- rstc->data = gxbb_aoclk_reset;
|
|
|
- rstc->reset.ops = &gxbb_aoclk_reset_ops;
|
|
|
- rstc->reset.nr_resets = ARRAY_SIZE(gxbb_aoclk_reset);
|
|
|
- rstc->reset.of_node = dev->of_node;
|
|
|
- ret = devm_reset_controller_register(dev, &rstc->reset);
|
|
|
-
|
|
|
- /*
|
|
|
- * Populate regmap and register all clks
|
|
|
- */
|
|
|
- for (clkid = 0; clkid < ARRAY_SIZE(gxbb_aoclk_gate); clkid++) {
|
|
|
- gxbb_aoclk_gate[clkid]->map = regmap;
|
|
|
-
|
|
|
- ret = devm_clk_hw_register(dev,
|
|
|
- gxbb_aoclk_onecell_data.hws[clkid]);
|
|
|
- if (ret)
|
|
|
- return ret;
|
|
|
+ return PTR_ERR(regmap);
|
|
|
}
|
|
|
|
|
|
/* Specific clocks */
|
|
|
cec_32k_ao.regmap = regmap;
|
|
|
ret = devm_clk_hw_register(dev, &cec_32k_ao.hw);
|
|
|
+ if (ret) {
|
|
|
+ dev_err(&pdev->dev, "clk cec_32k_ao register failed.\n");
|
|
|
+ return ret;
|
|
|
+ }
|
|
|
+
|
|
|
+ return 0;
|
|
|
+}
|
|
|
+
|
|
|
+static const struct meson_aoclk_data gxbb_aoclkc_data = {
|
|
|
+ .reset_reg = AO_RTI_GEN_CNTL_REG0,
|
|
|
+ .num_reset = ARRAY_SIZE(gxbb_aoclk_reset),
|
|
|
+ .reset = gxbb_aoclk_reset,
|
|
|
+ .num_clks = ARRAY_SIZE(gxbb_aoclk_gate),
|
|
|
+ .clks = gxbb_aoclk_gate,
|
|
|
+ .hw_data = &gxbb_aoclk_onecell_data,
|
|
|
+};
|
|
|
+
|
|
|
+static int gxbb_aoclkc_probe(struct platform_device *pdev)
|
|
|
+{
|
|
|
+ int ret = gxbb_register_cec_ao_32k(pdev);
|
|
|
if (ret)
|
|
|
return ret;
|
|
|
|
|
|
- return devm_of_clk_add_hw_provider(dev, of_clk_hw_onecell_get,
|
|
|
- &gxbb_aoclk_onecell_data);
|
|
|
+ return meson_aoclkc_probe(pdev);
|
|
|
}
|
|
|
|
|
|
static const struct of_device_id gxbb_aoclkc_match_table[] = {
|
|
|
- { .compatible = "amlogic,meson-gx-aoclkc" },
|
|
|
+ {
|
|
|
+ .compatible = "amlogic,meson-gx-aoclkc",
|
|
|
+ .data = &gxbb_aoclkc_data,
|
|
|
+ },
|
|
|
{ }
|
|
|
};
|
|
|
|