|
@@ -72,17 +72,17 @@
|
|
|
SRI(DP_DPHY_FAST_TRAINING, DP, id), \
|
|
|
SRI(DP_SEC_CNTL1, DP, id)
|
|
|
|
|
|
- #define LE_COMMON_REG_LIST(id)\
|
|
|
- LE_COMMON_REG_LIST_BASE(id), \
|
|
|
- SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
- SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
- SR(DCI_MEM_PWR_STATUS)
|
|
|
-
|
|
|
- #define LE_DCE110_REG_LIST(id)\
|
|
|
- LE_COMMON_REG_LIST_BASE(id), \
|
|
|
- SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
- SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
- SR(DCI_MEM_PWR_STATUS)
|
|
|
+#define LE_COMMON_REG_LIST(id)\
|
|
|
+ LE_COMMON_REG_LIST_BASE(id), \
|
|
|
+ SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
+ SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
+ SR(DCI_MEM_PWR_STATUS)
|
|
|
+
|
|
|
+#define LE_DCE110_REG_LIST(id)\
|
|
|
+ LE_COMMON_REG_LIST_BASE(id), \
|
|
|
+ SRI(DP_DPHY_BS_SR_SWAP_CNTL, DP, id), \
|
|
|
+ SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|
|
|
+ SR(DCI_MEM_PWR_STATUS)
|
|
|
|
|
|
#define LE_DCE80_REG_LIST(id)\
|
|
|
SRI(DP_DPHY_INTERNAL_CTRL, DP, id), \
|