|
@@ -97,10 +97,6 @@ void exynos_pm_central_suspend(void)
|
|
tmp = pmu_raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
tmp = pmu_raw_readl(S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
|
|
tmp &= ~S5P_CENTRAL_LOWPWR_CFG;
|
|
pmu_raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
pmu_raw_writel(tmp, S5P_CENTRAL_SEQ_CONFIGURATION);
|
|
-
|
|
|
|
- /* Setting SEQ_OPTION register */
|
|
|
|
- pmu_raw_writel(S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0,
|
|
|
|
- S5P_CENTRAL_SEQ_OPTION);
|
|
|
|
}
|
|
}
|
|
|
|
|
|
int exynos_pm_central_resume(void)
|
|
int exynos_pm_central_resume(void)
|
|
@@ -164,6 +160,13 @@ void exynos_enter_aftr(void)
|
|
|
|
|
|
exynos_pm_central_suspend();
|
|
exynos_pm_central_suspend();
|
|
|
|
|
|
|
|
+ if (of_machine_is_compatible("samsung,exynos4212") ||
|
|
|
|
+ of_machine_is_compatible("samsung,exynos4412")) {
|
|
|
|
+ /* Setting SEQ_OPTION register */
|
|
|
|
+ pmu_raw_writel(S5P_USE_STANDBY_WFI0 | S5P_USE_STANDBY_WFE0,
|
|
|
|
+ S5P_CENTRAL_SEQ_OPTION);
|
|
|
|
+ }
|
|
|
|
+
|
|
cpu_suspend(0, exynos_aftr_finisher);
|
|
cpu_suspend(0, exynos_aftr_finisher);
|
|
|
|
|
|
if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9) {
|
|
if (read_cpuid_part() == ARM_CPU_PART_CORTEX_A9) {
|